电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT46V16M16CY-5B:K TR

产品描述SDRAM - DDR 存储器 IC 256Mb(16M x 16) 并联 200 MHz 700 ps 60-FBGA(8x12.5)
产品类别半导体    存储器   
文件大小1MB,共92页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
标准
下载文档 详细参数 全文预览

MT46V16M16CY-5B:K TR概述

SDRAM - DDR 存储器 IC 256Mb(16M x 16) 并联 200 MHz 700 ps 60-FBGA(8x12.5)

MT46V16M16CY-5B:K TR规格参数

参数名称属性值
类别
厂商名称Micron Technology
包装卷带(TR)剪切带(CT)Digi-Reel®
存储器类型易失
存储器格式DRAM
技术SDRAM - DDR
存储容量256Mb(16M x 16)
存储器接口并联
写周期时间 - 字,页15ns
电压 - 供电2.5V ~ 2.7V
工作温度0°C ~ 70°C(TA)
安装类型表面贴装型
封装/外壳60-TFBGA
供应商器件封装60-FBGA(8x12.5)
时钟频率200 MHz
访问时间700 ps
基本产品编号MT46V16M16

文档预览

下载PDF文档
256Mb: x4, x8, x16 DDR SDRAM
Features
Double Data Rate (DDR) SDRAM
MT46V64M4 – 16 Meg x 4 x 4 banks
MT46V32M8 – 8 Meg x 8 x 4 banks
MT46V16M16 – 4 Meg x 16 x 4 banks
Features
• V
DD
= 2.5V ±0.2V; V
DDQ
= 2.5V ±0.2V
V
DD
= 2.6V ±0.1V; V
DDQ
= 2.6V ±0.1V (DDR400)
1
• Bidirectional data strobe (DQS) transmitted/
received with data, that is, source-synchronous data
capture (x16 has two – one per byte)
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Differential clock inputs (CK and CK#)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• DLL to align DQ and DQS transitions with CK
• Four internal banks for concurrent operation
• Data mask (DM) for masking write data
(x16 has two – one per byte)
• Programmable burst lengths (BL): 2, 4, or 8
• Auto refresh
64ms, 8192-cycle
• Longer-lead TSOP for improved reliability (OCPL)
• 2.5V I/O (SSTL_2-compatible)
• Concurrent auto precharge option supported
t
RAS lockout supported (
t
RAP =
t
RCD)
Options
Marking
• Configuration
64M4
64 Meg x 4 (16 Meg x 4 x 4 banks)
32M8
32 Meg x 8 (8 Meg x 8 x 4 banks)
16M16
16 Meg x 16 (4 Meg x 16 x 4 banks)
• Plastic package – OCPL
TG
66-pin TSOP
P
66-pin TSOP (Pb-free)
• Plastic package
CV
60-ball FBGA (8mm x 12.5mm)
CY
60-ball FBGA (8mm x 12.5mm)
(Pb-free)
• Timing – cycle time
-5B
3
5ns @ CL = 3 (DDR400)
-6
2
6ns @ CL = 2.5 (DDR333) FBGA only
-6T
2
6ns @ CL = 2.5 (DDR333) TSOP only
• Self refresh
None
Standard
L
Low-power self refresh
• Temperature rating
None
Commercial (0 C to +70 C)
IT
Industrial (–40 C to +85 C)
• Revision
:K
4
x4, x8, x16
:M
x4, x8, x16
Notes: 1. DDR400 devices operating at < DDR333
conditions can use V
DD
/V
DDQ
= 2.5V +0.2V.
2. Available only on Revision K.
3. Available only on Revision M.
4. Not recommended for new designs.
Table 1:
Key Timing Parameters
CL = CAS (READ) latency; MIN clock rate with 50% duty cycle at CL = 2 (-75E, -75Z), CL = 2.5 (-6, -6T, -75), and
CL = 3 (-5B)
Clock Rate (MHz)
Access
Window
±0.70ns
±0.70ns
±0.70ns
±0.75ns
±0.75ns
DQS–DQ
Skew
0.40ns
0.40ns
0.45ns
0.50ns
0.50ns
Speed Grade
-5B
-6
6T
-75E/-75Z
-75
CL = 2
133
133
133
133
100
CL = 2.5
167
167
167
133
133
CL = 3
200
n/a
n/a
n/a
n/a
Data-Out Window
1.6ns
2.1ns
2.0ns
2.5ns
2.5ns
PDF: 09005aef80768abb/Source: 09005aef82a95a3a
256Mb_DDR_x4x8x16_D1.fm - 256Mb DDR: Rev. S, Core DDR: Rev. E 3/15 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2003 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2250  79  2911  1881  861  46  2  59  38  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved