电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT41K256M16HA-125 M:E TR

产品描述SDRAM - DDR3L 存储器 IC 4Gb(256M x 16) 并联 800 MHz 13.75 ns 96-FBGA(9x14)
产品类别半导体    存储器   
文件大小3MB,共217页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
标准
下载文档 详细参数 全文预览

MT41K256M16HA-125 M:E TR概述

SDRAM - DDR3L 存储器 IC 4Gb(256M x 16) 并联 800 MHz 13.75 ns 96-FBGA(9x14)

MT41K256M16HA-125 M:E TR规格参数

参数名称属性值
类别
厂商名称Micron Technology
包装卷带(TR)
存储器类型易失
存储器格式DRAM
技术SDRAM - DDR3L
存储容量4Gb(256M x 16)
存储器接口并联
电压 - 供电1.283V ~ 1.45V
工作温度0°C ~ 95°C(TC)
安装类型表面贴装型
封装/外壳96-TFBGA
供应商器件封装96-FBGA(9x14)
时钟频率800 MHz
访问时间13.75 ns
基本产品编号MT41K256M16

文档预览

下载PDF文档
4Gb: x4, x8, x16 DDR3L SDRAM
Description
DDR3L SDRAM
MT41K1G4 – 128 Meg x 4 x 8 banks
MT41K512M8 – 64 Meg x 8 x 8 banks
MT41K256M16 – 32 Meg x 16 x 8 banks
Description
DDR3L SDRAM (1.35V) is a low voltage version of the
DDR3 (1.5V) SDRAM. Refer to DDR3 (1.5V) SDRAM
(Die Rev :E) data sheet specifications when running in
1.5V compatible mode.
Self refresh temperature (SRT)
Automatic self refresh (ASR)
Write leveling
Multipurpose register
Output driver calibration
Features
• V
DD
= V
DDQ
= 1.35V (1.283–1.45V)
• Backward compatible to V
DD
= V
DDQ
= 1.5V ±0.075V
– Supports DDR3L devices to be backward com-
patible in 1.5V applications
• Differential bidirectional data strobe
• 8n-bit prefetch architecture
• Differential clock inputs (CK, CK#)
• 8 internal banks
• Nominal and dynamic on-die termination (ODT)
for data, strobe, and mask signals
• Programmable CAS (READ) latency (CL)
• Programmable posted CAS additive latency (AL)
• Programmable CAS (WRITE) latency (CWL)
• Fixed burst length (BL) of 8 and burst chop (BC) of 4
(via the mode register set [MRS])
• Selectable BC4 or BL8 on-the-fly (OTF)
• Self refresh mode
• T
C
of 105°C
– 64ms, 8192-cycle refresh up to 85°C
– 32ms, 8192-cycle refresh at >85°C to 95°C
– 16ms, 8192-cycle refresh at >95°C to 105°C
Options
• Configuration
– 1 Gig x 4
– 512 Meg x 8
– 256 Meg x 16
• FBGA package (Pb-free) – x4, x8
– 78-ball (9mm x 10.5mm) Rev. E
– 78-ball (7.5mm x 10.6mm) Rev. N
– 78-ball (8mm x 10.5mm) Rev. P
• FBGA package (Pb-free) – x16
– 96-ball (9mm x 14mm) Rev. E
– 96-ball (7.5mm x 13.5mm) Rev. N
– 96-ball (8mm x 14mm) Rev. P
• Timing – cycle time
– 938ps @ CL = 14 (DDR3-2133)
– 1.07ns @ CL = 13 (DDR3-1866)
– 1.25ns @ CL = 11 (DDR3-1600)
• Operating temperature
– Commercial (0°C T
C
+95°C)
– Industrial (–40°C T
C
+95°C)
– Automotive (–40°C T
C
+105°C)
• Revision
Marking
1G4
512M8
256M16
RH
RG
DA
HA
LY
TW
-093
-107
-125
None
IT
AT
:E/:N/:P
Table 1: Key Timing Parameters
Speed Grade
-093
1, 2
-107
1
-125
Notes:
Data Rate (MT/s)
2133
1866
1600
Target
t
RCD-
t
RP-CL
14-14-14
13-13-13
11-11-11
t
RCD
(ns)
t
RP
(ns)
CL (ns)
13.09
13.91
13.75
13.09
13.91
13.75
13.09
13.91
13.75
1. Backward compatible to 1600, CL = 11 (-125).
2. Backward compatible to 1866, CL = 13 (-107).
09005aef85af8fa8
4Gb_DDR3L.pdf - Rev. Q 12/17 EN
1
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2017 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 695  2479  620  820  1036  14  50  13  17  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved