电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A2F200M3F-FG484

产品描述ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,200K门,4608 D型触发器 80MHz 484-FPBGA(23x23)
产品类别半导体    嵌入式处理器和控制器   
文件大小12MB,共197页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A2F200M3F-FG484在线购买

供应商 器件名称 价格 最低购买 库存  
A2F200M3F-FG484 - - 点击查看 点击购买

A2F200M3F-FG484概述

ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,200K门,4608 D型触发器 80MHz 484-FPBGA(23x23)

A2F200M3F-FG484规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列SmartFusion®
包装托盘
架构MCU,FPGA
核心处理器ARM® Cortex®-M3
闪存大小256KB
RAM 大小64KB
外设DMA,POR,WDT
连接能力EBI/EMI,以太网,I²C,SPI,UART/USART
速度80MHz
主要属性ProASIC®3 FPGA,200K门,4608 D型触发器
工作温度0°C ~ 85°C(TJ)
封装/外壳484-BGA
供应商器件封装484-FPBGA(23x23)
I/O 数MCU - 41,FPGA - 94
基本产品编号A2F200

文档预览

下载PDF文档
Revision 14
SmartFusion Customizable System-on-Chip (cSoC)
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-bit ARM
®
Cortex
®
-M3 Processor
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-bit Timers
32-bit Watchdog Timer
8-channel DMA Controller to Offload the Cortex-M3 from
Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Instant On, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order

DAC (sigma-delta) per ADC
– 8-Bit, 16-Bit, or 24-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Analog Compute Engine (ACE)
High-Performance FPGA
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
System-on-Chip
(SoC) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA IOH/IOL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA IOH, 8 mA IOL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
November 2018
© 2018 Microsemi Corporation
I
MSP-FET430UIF更新固件导致错误的通用恢复方法
不知道我的仿真器的版本有问题还是什么原因,当 IAR 5.5 提示升级固件后, 点选 YES, 弹出升级进度, 到一半的时候, 提示要求将 USB 连接 断开, 再 插上, 之后再点选 YES 继续, 当点选 YES 后, 仿 ......
fish001 微控制器 MCU
精简指令集和复杂指令集的区别
RISC(精简指令集计算机)和CISC(复杂指令集计算机)是当前CPU的两种架构。它们的区别在于不同的CPU设计理念和方法。 CPU架构是厂商给属于同一系列的CPU产品定的一个规范,主要目的是为了区分不 ......
Jacktang 微控制器 MCU
铁电的msp430手工焊接如果温度过高是数据丢失还是损坏?
看430FR5739系列的视频介绍手工焊接如果温度过高是可能导致数据丢失或者有效时间变短还是损坏不能用了? 视频介绍要求机器焊接以后在烧写,手工焊要求低于波峰焊温度260度,但是好像没听到明晰 ......
wangfuchong 微控制器 MCU
招聘AE(应用工程师)经理 - 电机驱动方向 20-25K/月*14
深圳市霆宝科技有限公司招聘啦~! 岗位名称:AE(应用工程师)经理 - 电机驱动方向 薪资范围:20-25K/月*14 工作地点:深圳 岗位职责: 1. 负责直流无刷电机、步 ......
Teampo 求职招聘
USBOTG引脚初始化时需要设置成哪种模式
想用STM32F105VC的USB OTG,准备用主模式,USBDM和USBDP初始化时GPIO_InitStructure.GPIO_Mode的模式需要选择为哪种模式 typedef enum { GPIO_Mode_AIN = 0x0, GPIO_Mode_IN_FLOATING ......
dangelzsp stm32/stm8
请教,如何用电感电容做功放输出衰减(替代电阻衰减)
请教一问题,我现在有一功放输出100W,但是输出S22有点点不达标,主要是带宽过太大了,我在非饱和输出的情况下用电阻尝试了下3dB衰减,发现效果很好,但是输出用电阻做衰减在饱和状态下一下就会 ......
voco_2000 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2257  2319  876  1740  2219  46  47  18  36  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved