电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

M7A3P1000-1FG144I

产品描述series Field Programmable Gate Array (FPGA) IC 97 147456 144-LBGA
产品类别半导体    嵌入式处理器和控制器   
文件大小6MB,共221页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

M7A3P1000-1FG144I在线购买

供应商 器件名称 价格 最低购买 库存  
M7A3P1000-1FG144I - - 点击查看 点击购买

M7A3P1000-1FG144I概述

series Field Programmable Gate Array (FPGA) IC 97 147456 144-LBGA

M7A3P1000-1FG144I规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列ProASIC3
包装托盘
电压 - 供电1.425V ~ 1.575V
安装类型表面贴装型
工作温度-40°C ~ 100°C(TJ)
封装/外壳144-LBGA
供应商器件封装144-FPBGA(13x13)
总 RAM 位数147456
I/O 数97
栅极数1000000
基本产品编号M7A3P1000

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
EEWORLD大学堂----直播回放: Microchip 安全系列 12 - PolarFire? SoC FPGA 安全引导
直播回放: Microchip 安全系列 12 - PolarFire? SoC FPGA 安全引导:https://training.eeworld.com.cn/course/5951...
hi5 综合技术交流
LMR24220的改造可能分析
趁着贸泽活动,薅了一块AD7984的ADC板子,18位的AD,牛得一塌糊涂,但是苦逼的是手里没有满足需要能够输出7.5V和-2.5v的电源。只能将它束之高阁,看到表哥发的电源模块,就在想能不能改造一个 ......
shihuntaotie 电源技术
寄存器输出出现数据不稳定!
将4位的输入 在时钟上升沿赋给输出寄存器,结果输出寄存器在数据稳定前 出现不该有的值!我又在输出和输入之间加入了一级中间寄存器,输入给中间寄存器,中间寄存器在给输出,结果中间寄存器的 ......
eeleader FPGA/CPLD
指纹识别系统
最近学校有一个创新项目,我想做一个指纹识别系统加上时钟模块 红外遥控模块语音模块 温湿度模块等等。。大家有谁做过,能分享给一下经验吗? ...
乔见没 单片机
【藏书阁】小经验汇集 91个 20.8M
39524 本帖最后由 wzt 于 2010-3-12 16:24 编辑 ]...
wzt PCB设计
那个更有前(钱)途
小弟研2,java,c#都是理论上看过教材,调过几个小程序,(不要笑话我),汇编也能编几个程序,以前本科也在混,我知道已经虚度了好几年了,现在不知该走哪条路,是深钻java呢?还是c#,是不是嵌入式比较热, ......
豹速 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1465  2026  1490  910  2683  1  19  46  18  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved