电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A2F500M3G-1PQ208I

产品描述ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,500K门,11520 D型触发器 100MHz 208-PQFP(28x28)
产品类别半导体    嵌入式处理器和控制器   
文件大小12MB,共197页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A2F500M3G-1PQ208I在线购买

供应商 器件名称 价格 最低购买 库存  
A2F500M3G-1PQ208I - - 点击查看 点击购买

A2F500M3G-1PQ208I概述

ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,500K门,11520 D型触发器 100MHz 208-PQFP(28x28)

A2F500M3G-1PQ208I规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列SmartFusion®
包装托盘
架构MCU,FPGA
核心处理器ARM® Cortex®-M3
闪存大小512KB
RAM 大小64KB
外设DMA,POR,WDT
连接能力以太网,I²C,SPI,UART/USART
速度100MHz
主要属性ProASIC®3 FPGA,500K门,11520 D型触发器
工作温度-40°C ~ 100°C(TJ)
封装/外壳208-BFQFP
供应商器件封装208-PQFP(28x28)
I/O 数MCU - 22,FPGA - 66
基本产品编号A2F500M3G

文档预览

下载PDF文档
Revision 14
SmartFusion Customizable System-on-Chip (cSoC)
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-bit ARM
®
Cortex
®
-M3 Processor
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-bit Timers
32-bit Watchdog Timer
8-channel DMA Controller to Offload the Cortex-M3 from
Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Instant On, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order

DAC (sigma-delta) per ADC
– 8-Bit, 16-Bit, or 24-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Analog Compute Engine (ACE)
High-Performance FPGA
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
System-on-Chip
(SoC) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA IOH/IOL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA IOH, 8 mA IOL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
November 2018
© 2018 Microsemi Corporation
I
【NXP Rapid IoT评测】+恩智浦快速物联网原型设计套件资料收集
【NXP Rapid IoT评测】+恩智浦快速物联网原型设计套件资料收集一、文档 简介 Expanded Fact Sheet: Rapid IoT Prototyping Kit Brief Fact Sheet: 快速物联网原型设计套件 快速参考指南 SL ......
蓝雨夜 无线连接
华大MCU设计特别注意事项
  说明 1.Vcap管脚 内核电压输出管脚,必须接4.7uF电容接地,不能用作其他功能或悬空。 注意:如果客户希望能采用小一点的电容,L110/ ......
火辣西米秀 国产芯片交流
ads1210自校准问题
ads1210带自校准功能,自校准使用的电压是+2.5V,可是输出的采用数据(24bit的二进制数)与预期的相差甚远,且采用数据还随采样频率的提高而减小。盼高人解救!...
zxxdgg06 嵌入式系统
wire[3:0] key_an = key_rst_r & (~key_rst);这是一种什么写法啊
这是吴厚航按键消抖的程序,意思明白,就是不理解这种赋值方式,一般都不咋见啊,本人刚入门,请大神指点,谢过!!! ...
HAORUIMIN FPGA/CPLD
【NXP Rapid IoT评测】+ 开箱初识套件
昨天傍晚,等待已久的快递终于到了,迫不急待地打开包装,亮出了套件的真容。 精美的包装盒: 395250 套件比想象的要小,屏幕侧更小。 395251 快速指南、复位针、USB线一应齐全 ......
hujj 无线连接
光伏并网发电系统
人类的发展与能源的利用是紧密相连的,工业高度发展的今天更是如此。工业革命以来,人类为了自身的发展,对自然进行了毫无节制的索取。而日益恶化的生态环境使人们逐步认识到,人类必须走可持续 ......
KMO 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2811  2464  342  1779  2754  57  50  7  36  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved