电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A2F500M3G-PQ208

产品描述ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,500K门,11520 D型触发器 80MHz 208-PQFP(28x28)
产品类别半导体    嵌入式处理器和控制器   
文件大小12MB,共197页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A2F500M3G-PQ208在线购买

供应商 器件名称 价格 最低购买 库存  
A2F500M3G-PQ208 - - 点击查看 点击购买

A2F500M3G-PQ208概述

ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,500K门,11520 D型触发器 80MHz 208-PQFP(28x28)

A2F500M3G-PQ208规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列SmartFusion®
包装托盘
架构MCU,FPGA
核心处理器ARM® Cortex®-M3
闪存大小512KB
RAM 大小64KB
外设DMA,POR,WDT
连接能力以太网,I²C,SPI,UART/USART
速度80MHz
主要属性ProASIC®3 FPGA,500K门,11520 D型触发器
工作温度0°C ~ 85°C(TJ)
封装/外壳208-BFQFP
供应商器件封装208-PQFP(28x28)
I/O 数MCU - 22,FPGA - 66
基本产品编号A2F500M3G

文档预览

下载PDF文档
Revision 14
SmartFusion Customizable System-on-Chip (cSoC)
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-bit ARM
®
Cortex
®
-M3 Processor
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-bit Timers
32-bit Watchdog Timer
8-channel DMA Controller to Offload the Cortex-M3 from
Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Instant On, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order

DAC (sigma-delta) per ADC
– 8-Bit, 16-Bit, or 24-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Analog Compute Engine (ACE)
High-Performance FPGA
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
System-on-Chip
(SoC) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA IOH/IOL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA IOH, 8 mA IOL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
November 2018
© 2018 Microsemi Corporation
I
如何加快android系统编译
转载时请注明出处和作者联系方式 文章出处:http://www.limodev.cn/blog 作者联系方式:李先静 习惯了automake之后,再用Android的编译系统,就是感觉不爽。编译一个小模块也等上几分钟,有 ......
Wince.Android Linux开发
【R7F0C809】智能家居环境检测
系统简介: 1.开发板:首先充分利用开发板资源,使用了开发板的两位LED显示,用于温湿度显示;使用开发板两个按键,分别是KEY7和KEY8用作温湿度显示切换和一路输出控制;在利用其中一个IO口做 ......
29447945 瑞萨MCU/MPU
求51电子锁资料
我是从事门禁行业的,现在想找点用按键可以开门的程序资料看看 另再问下这里怎么贴图,我想把我的原理图贴上去...
zjjone1023 51单片机
Windows7操作系统下装ADS2006A受影响吗?
Windows7操作系统下装ADS2006A受影响吗?--------我都卸了重装了好几次,发现原理图中元件面板为空,根本找不到元件, 图形如下 file:///C:/Users/lenovo/AppData/Local/Temp/ZM(0S%7DJB84SP ......
luojiajing 无线连接
请教 HIVE 的使用问题
各位大侠,我遇到点麻烦,帮帮忙。 我照着“帮助”来设置HIVE 首先,我添加了组件 hive-based registry 由于我的存储介质是 nandflash所以,我照着“帮助”教我的,在;HIVE BOOT SECTION 和 ......
callbeeny 嵌入式系统
飞猪四轴第一版PCB制版归来
229328 229327 ...
chenzhufly DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1302  427  2431  591  2062  27  9  49  12  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved