电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A2F500M3G-1PQG208

产品描述ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,500K门,11520 D型触发器 100MHz 208-PQFP(28x28)
产品类别半导体    嵌入式处理器和控制器   
文件大小12MB,共197页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

A2F500M3G-1PQG208在线购买

供应商 器件名称 价格 最低购买 库存  
A2F500M3G-1PQG208 - - 点击查看 点击购买

A2F500M3G-1PQG208概述

ARM® Cortex®-M3 嵌入式 - 片上系统 (SoC) IC series ProASIC®3 FPGA,500K门,11520 D型触发器 100MHz 208-PQFP(28x28)

A2F500M3G-1PQG208规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列SmartFusion®
包装托盘
架构MCU,FPGA
核心处理器ARM® Cortex®-M3
闪存大小512KB
RAM 大小64KB
外设DMA,POR,WDT
连接能力以太网,I²C,SPI,UART/USART
速度100MHz
主要属性ProASIC®3 FPGA,500K门,11520 D型触发器
工作温度0°C ~ 85°C(TJ)
封装/外壳208-BFQFP
供应商器件封装208-PQFP(28x28)
I/O 数MCU - 22,FPGA - 66
基本产品编号A2F500

文档预览

下载PDF文档
Revision 14
SmartFusion Customizable System-on-Chip (cSoC)
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-bit ARM
®
Cortex
®
-M3 Processor
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-bit Timers
32-bit Watchdog Timer
8-channel DMA Controller to Offload the Cortex-M3 from
Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Instant On, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order

DAC (sigma-delta) per ADC
– 8-Bit, 16-Bit, or 24-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Analog Compute Engine (ACE)
High-Performance FPGA
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
System-on-Chip
(SoC) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA IOH/IOL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA IOH, 8 mA IOL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
November 2018
© 2018 Microsemi Corporation
I
可重构或可调谐微波滤波器技术
电子可重构,或者说电调微波滤波器由于其在改善现在及未来微波系统容量中不断提高的重要性而正吸引着人们越来越多的关注来对其进行研究和开发。例如,崭露头脚的超宽带(UWB)技术要求使用很宽 ......
btty038 无线连接
CVOImage应用PNG,背景不透明
问91program:在eeworld下了你上传的CVOImage类后,发现显示PNG图片,但是发现PNG的背景是白色,不是透明, 请问这是这个类本身的原因,还是因为使用不对的原因。其他有没有谁用过CVOImgae的? ......
watersondf 嵌入式系统
继电器触点保护电路、开关电源RCD电路、MOS管构造几个问题 1.继电器线圈与RC串联电...
继电器触点保护电路、开关电源RCD电路、MOS管构造几个问题 1.继电器线圈与RC串联电路并联,为了吸收线圈断电时的自感电流。这个和开关电源的初级RCD吸收电路有没有什么相同之处?2.三极管是 ......
QWE4562009 电源技术
使用C6748和C5509A对nRF24L01驱动进行数据传输
1. 写在前面    做了一个C5509A和C6748两个DSP的数据传输,经由RF24L01设备传输,都是模拟SPI协议,对于两个DSP来说,无非是配GPIO引脚,写好时序和延时。C5509A的GPIO口配置比较好说,关键 ......
灞波儿奔 微控制器 MCU
想了解下STM32读写Flash和中断同时存在的处理思路
写过两款STM32芯片的程序,STM32F107和STM32F207,但总感觉Flash这一块用的不爽。随便说说,当发牢骚了,万一有路过的大神刚好看到了,而恰巧您又有时间的话,给暂指导指导思路那必然也是极好的 ......
混世小天魔 stm32/stm8
各位大侠,这堆MOS管主要发挥什么作用?
本人正在学习电动工具电路设计,看到一款电钻的电池包中的一个电路板,其中有多达12块同型号MOS管,不太懂这块电路板中为何用到如此多的MOS管?这些电路的作用和功能是什么?如何选择MOS管型 ......
lord 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2882  1560  1867  1471  993  59  32  38  30  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved