电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P125-TQ144I

产品描述series Field Programmable Gate Array (FPGA) IC 100 36864 144-LQFP
产品类别半导体    嵌入式处理器和控制器   
文件大小6MB,共221页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A3P125-TQ144I在线购买

供应商 器件名称 价格 最低购买 库存  
A3P125-TQ144I - - 点击查看 点击购买

A3P125-TQ144I概述

series Field Programmable Gate Array (FPGA) IC 100 36864 144-LQFP

A3P125-TQ144I规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列ProASIC3
包装托盘
电压 - 供电1.425V ~ 1.575V
安装类型表面贴装型
工作温度-40°C ~ 100°C(TJ)
封装/外壳144-LQFP
供应商器件封装144-TQFP(20x20)
总 RAM 位数36864
I/O 数100
栅极数125000
基本产品编号A3P125

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
关于DSP的选型和DSP图像处理方案的可行性疑问
刚接触DSP,是以后的研究课题。想用C6000系列的芯片实现比较简单的图像处理,不知道现在主流的芯片是什么? DSP芯片加上外围电路再加上一个无线通讯模块的话,造价大约是多少? 有经验的前辈 ......
linxigjs DSP 与 ARM 处理器
avr 单片机cpc指令的问题
看这条指令的意思好象是 rd 和 Rr+C 来比较 。但我测试结果总是不相等。我用的是AVR Studio4.17 大家帮我看看测试代码。 是不是我理解有问题啊 ldi r1,0x10 ldi r3,0x12 lp: sec cpc r3,r ......
lxy723 嵌入式系统
想做一个PLL,1k参考频率,5M输出,大家知道用什么方案比较好吗
想做一个PLL,1k参考频率,5M输出,大家知道用什么方案比较好吗? 3.3V供电:time: ...
jetlin1992 模拟电子
免装电池新型植入式血压感测装置采无线供电
德国研究机构Fraunhofer Institute for Microelectronic Circuits and Systems的研究人员开发出一种新型的血压感测系统,能像心律调整器那样植入病患的体内,而且不需要内建电池,是靠感应式电 ......
crazyk 创意市集
青越锋·SCHLIB模块
特点: 独立的建库功能 先进的元件管理功能 丰富的元件库资源 ...
tsingyue PCB设计
音频电路电子开关问题
朋友要我帮忙改一电路,要把原来的SW1单刀双掷改成电子开关,然后用一单刀单掷开关控制转换。局部电路付上,要求:单电源工作,不能使用继电器等机械控制。由于要控制音频信号,同时上面又有偏 ......
jxlwy DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 171  2695  994  153  2337  4  55  21  48  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved