电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

FT93C46A-ITR-B

产品描述EEPROM 存储器 IC 1Kb(128 x 8,64 x 16) SPI 2 MHz 8-TSSOP
产品类别半导体    存储器   
文件大小709KB,共24页
制造商Fremont_Micro_Devices_USA
标准
下载文档 详细参数 全文预览

FT93C46A-ITR-B概述

EEPROM 存储器 IC 1Kb(128 x 8,64 x 16) SPI 2 MHz 8-TSSOP

FT93C46A-ITR-B规格参数

参数名称属性值
类别
厂商名称Fremont_Micro_Devices_USA
包装管件
存储器类型非易失
存储器格式EEPROM
技术EEPROM
存储容量1Kb(128 x 8,64 x 16)
存储器接口SPI
写周期时间 - 字,页10ms
电压 - 供电1.8V ~ 5.5V
工作温度-40°C ~ 85°C(TA)
安装类型表面贴装型
封装/外壳8-TSSOP(0.173",4.40mm 宽)
供应商器件封装8-TSSOP
时钟频率2 MHz
基本产品编号93C46A

文档预览

下载PDF文档
Fremont Micro Devices
Preliminary 93C46/A, 56/A, 66/A
3-Wire Serial EEPROM
1K, 2K and 4Kbit (8-bit or 16-bit wide)
FEATURES
Standard Voltage and Low Voltage Operation:
FT93C46/56/66:
V
CC
= 2.5V to 5.5V
FT93C46A/56A/66A:
V
CC
= 1.8V to 5.5V
User Selectable Internal Organization:
FT93C46: 128 x 8 or 64 x 16
FT93C56: 256 x 8 or 128 x 16
FT93C66: 512 x 8 or 256 x 16
2 MHz Clock Rate (5V) Compatibility.
Industry Standard 3-wire Serial Interface.
Self-Timed ERASE/WRITE Cycles (5ms max including auto-erase).
Automatic ERAL before WRAL.
Sequential READ Function.
High Reliability: Typical 1 Million Erase/Write Cycle Endurance.
100 Years Data Retention.
Industrial Temperature Range (-40
o
C to 85
o
C).
Standard 8-pin DIP/SOP/TSSOP/DFN Pb-free Packages.
DESCRIPTION
The FT93C46/56/66 series are 1024/2048/4096 bits of serial Electrical Erasable and Programmable
Read Only Memory, commonly known as EEPROM. They are organized as 64/128/256 words of 16 bits
each when the ORG pin is connected to VCC (or unconnected) and 128/256/512 words of 8 bits (1 byte)
each when the ORG pin is tied to ground. The devices are fabricated with proprietary advanced CMOS
process for low power and low voltage applications. These devices are available in standard 8-lead
DIP, 8-lead JEDEC SOP, 8-lead TSSOP and 8-lead DFN packages. Our extended V
CC
range (1.8V to
5.5V) devices enables wide spectrum of applications.
The FT93C46/56/66 is enabled through the Chip Select pin (CS), and accessed via a 3-wire serial
interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SCL). Upon receiving a READ
instruction at DI, the address is decoded and the data is clocked out serially on the data output pin DO.
The WRITE cycle is completely self-timed and no separate ERASE cycle is required before WRITE. The
WRITE cycle is only enabled when the part is in the ERASE/WRITE ENABLE state. Once a device
begins its self-timed program procedure, the data out pin (DO) can indicate the READY/BUSY status by
rising chip select (CS).
© 2014 Fremont Micro Devices Inc.
Confidential Rev1.3
DS93CXX-A-page1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1556  363  79  1238  1443  32  8  2  25  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved