电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

AZ100LVEL16VTNCR2

产品描述Interface Circuit
产品类别模拟混合信号IC    驱动程序和接口   
文件大小211KB,共12页
制造商Arizona Microtek
官网地址http://azmicrotek.com
下载文档 详细参数 全文预览

AZ100LVEL16VTNCR2概述

Interface Circuit

AZ100LVEL16VTNCR2规格参数

参数名称属性值
是否Rohs认证No
Is SamacsysN
Objectid104358241
包装说明,
Reach Compliance CodeCompliant

文档预览

下载PDF文档
AZ100LVEL16VT
ARIZONA MICROTEK, INC.
ECL/PECL Oscillator Gain Stage & Buffer with Selectable Enable
FEATURES
High Bandwidth for
≥1GHz
Similar Operation as
AZ100LVEL16VR except in
Disabled Condition: Q
HG
is High
Operating Range of 3.0V to 5.5V
Minimizes External Components
Selectable Enable Polarity and
Threshold (CMOS/TTL or PECL)
Available in a 3x3 mm or 2x2 mm
MLP Package
S-Parameter (.s2p) and IBIS Model
Files Available on Arizona Microtek
Website
PACKAGE
MLP 8 (2x2x0.75)
MLP 8 (2x2x0.75)
RoHS Compliant /
Lead (Pb) Free
MLP 8 (2x2x0.75)
MLP 8 (2x2x0.75)
RoHS Compliant /
Lead (Pb) Free
MLP 8 (2x2x0.75)
MLP 8 (2x2x0.75)
RoHS Compliant /
Lead (Pb) Free
MLP 8 (2x2x0.75)
MLP 8 (2x2x0.75)
RoHS Compliant /
Lead (Pb) Free
MLP 16 (3x3)
MLP 16 (3x3) RoHS
Compliant / Lead (Pb)
Free
1
2
3
4
5
PACKAGE AVAILABILITY
PART NUMBER
AZ100LVEL16VTNA
AZ100LVEL16VTNA+
AZ100LVEL16VTNB
AZ100LVEL16VTNB+
AZ100LVEL16VTNC
AZ100LVEL16VTNC+
AZ100LVEL16VTND
AZ100LVEL16VTND+
AZ100LVEL16VTL
AZ100LVEL16VTL+
MARKING
P9
<Date Code>
P9+
<Date Code>
P8
<Date Code>
P8+
<Date Code>
P2
<Date Code>
P2+
<Date Code>
P3
<Date Code>
P3+
<Date Code>
AZM
16T
<Date Code>
AZM+
16T
<Date Code>
NOTES
1,2,3
1,2
1,2,4
1,2
1,2,5
1,2
1,2
1,2
1,2
1,2
Add R1 at end of part number for 7 inch (1K parts), R2 for 13 inch (2.5K parts) Tape
& Reel.
Date code format: “Y” or “YY” for year followed by “WW” for week.
Parts marked TNA for date codes prior to 4WW (prior to 2004).
Parts marked TNB for date codes prior to 4WW (prior to 2004).
Parts marked TNC for date codes prior to 4WW (prior to 2004).
DESCRIPTION
The AZ100LVEL16VT is a specialized oscillator gain stage with high gain output buffer including an enable.
The Q
HG
/Q
HG
outputs have a voltage gain several times greater than the Q/Q outputs.
¯
¯
MLP 16, 3x3 mm Package (VTL)
The AZ100LVEL16VTL and provide a selectable enable input (EN) that allows continuous oscillator operation.
See truth table for the Enable function. If Enable pull-up is desired in the CMOS/TTL mode, an external
≤20
resistor connecting EN to V
CC
will override the on-chip pull-down resistor. When disabled, the Q
HG
output is forced
high and the Q
HG
output is forced low. The AZ100LVEL16VTL also provides a V
BB
and 470
Ω
internal bias
¯
resistors from D to V
BB
and D to V
BB
. The V
BB
pin can support 1.5 mA sink/source current. Bypassing V
BB
to
¯
ground with a 0.01
μF
capacitor is recommended.
The outputs Q and Q each have a selectable on-chip pull-down current source. See truth table below for current
¯
source functions. External resistors may also be used to increase pull-down current to a maximum total of 25 mA.
1630 S. STAPLEY DR., SUITE 127
MESA, ARIZONA 85204
USA
(480) 962-5881
FAX (480) 890-2541
www.azmicrotek.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 508  1062  733  2630  1376  11  22  15  53  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved