电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N0QV01FG-0073CD8

产品描述LVCMOS Output Clock Oscillator
产品类别无源元件    振荡器   
文件大小925KB,共18页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

8N0QV01FG-0073CD8概述

LVCMOS Output Clock Oscillator

8N0QV01FG-0073CD8规格参数

参数名称属性值
是否无铅Yes
是否Rohs认证Yes
其他特性ENABLE/DISABLE FUNCTION
最小控制电压
频率调整-机械NO
频率偏移/牵引率727.5 ppm
最大控制电压2.5 V
线性度5%
最大供电电压2.625 V
最小供电电压2.375 V
最大对称度50/50 %
频率稳定性50%
最大工作频率260 MHz
最小工作频率15.476 MHz
振荡器类型LVCMOS
输出负载50 OHM
标称供电电压2.5 V
JESD-609代码e3
表面贴装YES
端子面层Matte Tin (Sn)
安装特点SURFACE MOUNT
端子数量6
封装主体材料CERAMIC
封装等效代码DILCC6,.2
最高工作温度70 °C
最低工作温度
物理尺寸7.0mm x 5.0mm x 1.5mm
Objectid1327891314
Reach Compliance CodeCompliant
Is SamacsysN
YTEOL0

文档预览

下载PDF文档
Quad-Frequency Programmable
VCXO
IDT8N0QV01 Rev G
Preliminary Data Sheet
General Description
The 8N0QV01 is a Quad-Frequency Programmable VCXO with very
flexible frequency and pull-range programming capabilities. The
device uses IDT’s Fourth Generation FemtoClock® NG technology
for an optimum of high clock frequency and low phase noise
performance (0.75ps, RMS 12kHz - 20MHz). The device accepts
2.5V or 3.3V supply and is packaged in a small, lead-free (RoHS 6)
10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0
and FSEL1 pins, the 8N0QV01 can be programmed via the I
2
C
interface to any output clock frequency between 15.476MHz to
260MHz to a very high degree of precision with a frequency step
size of 435.9Hz ÷N (N: PLL post divider). Since the FSEL0 and
FSEL1 pins are mapped to four independent PLL, P, M and N
divider registers (P, MINT, MFRAC and N), reprogramming those
registers to other frequencies under control of FSEL0 and FSEL1 is
supported. The extended temperature range supports wireless
infrastructure, telecommunication and networking end equipment
requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
260MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency, APR
and internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
Absolute pull-range (APR) programmable from ±2.5 to
±727.5ppm
One 2.5V, 3.3V LVCMOS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.75ps
(typical)
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 1ps (typical)
2.5V or 3.3V supply voltage modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
114.285 MHz
÷MINT,
MFRAC
2
VC
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
VC 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 DNU
6 Q
A/D
7
25
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
7
IDT8N0QV01 Rev G
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification.
Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice
IDT8N0QV01GCD
REVSION A APRIL 11, 2012
1
©2012 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2276  2263  440  615  1465  30  29  26  55  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved