电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

595NE10M0000DGR

产品描述LVDS Output Clock Oscillator
产品类别无源元件    振荡器   
文件大小314KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

595NE10M0000DGR概述

LVDS Output Clock Oscillator

595NE10M0000DGR规格参数

参数名称属性值
Objectid1340256562
Reach Compliance CodeUnknown
Is SamacsysN
其他特性TRI-STATE; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TR
最大控制电压3.3 V
最长下降时间0.35 ns
频率偏移/牵引率65 ppm
最大供电电压3.63 V
最大对称度55/45 %
最小控制电压
频率调整-机械NO
线性度10%
最长上升时间0.35 ns
最小供电电压2.97 V
频率稳定性20%
标称工作频率10 MHz
振荡器类型LVDS
输出负载100 OHM
标称供电电压3.3 V
JESD-609代码e4
安装特点SURFACE MOUNT
表面贴装YES
端子面层GOLD OVER NICKEL
最高工作温度85 °C
最低工作温度-40 °C
物理尺寸7.0mm x 5.0mm x 1.8mm

文档预览

下载PDF文档
Si595
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 7.
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
V
C
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.2 4/13
Copyright © 2013 by Silicon Laboratories
Si595

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1283  2794  1905  1381  963  26  57  39  28  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved