电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT55V2MV18FT-10IT

产品描述SRAM
产品类别存储    存储   
文件大小468KB,共34页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 全文预览

MT55V2MV18FT-10IT概述

SRAM

MT55V2MV18FT-10IT规格参数

参数名称属性值
厂商名称Micron Technology
包装说明,
Reach Compliance Codeunknown
ECCN代码EAR99

文档预览

下载PDF文档
0.13µm Process
ADVANCE
36Mb: 2 MEG x 18, 1 MEG x 32/36
FLOW-THROUGH ZBT SRAM
36Mb ZBT
®
SRAM
Features
• High frequency and 100 percent bus utilization
• Single 3.3V ±5 percent or 2.5V ±5 percent power supply
• Separate 3.3V ±5 percent or 2.5V ±5 percent isolated
output buffer supply (V
DD
Q)
• Advanced control logic for minimum control signal
interface
• Individual BYTE WRITE controls may be tied LOW
• Single R/W# (read/write) control pin/ball
• CKE# pin/ball to enable clock and suspend operations
• Three chip enables for simple depth expansion
• Clock-controlled and registered addresses, data
I/Os, and control signals
• Internally self-timed, fully coherent WRITE
• Internally self-timed, registered outputs to eliminate
the need to control OE#
• SNOOZE MODE for reduced-power standby
• Common data inputs and data outputs
• Linear or Interleaved Burst Modes
• Burst feature (optional)
• Pin and ball/function compatibility with 2Mb, 4Mb,
8Mb, and 18Mb ZBT SRA
M
• Automatic power down
MT55L2MY18F, MT55V2MV18F,
MT55L1MY32F, MT55V1MV32F,
MT55L1MY36F, MT55V1MV36F
3.3V V
DD
, 3.3V or 2.5V I/O; 2.5V V
DD
, 2.5V I/O
Figure 1: 100-Pin TQFP
JEDEC-Standard MS-026 BHA (LQFP)
Figure 2: 165-Ball FBGA
JEDEC-Standard MO-216 (Var. CAB-1)
Options
• Timing (Access/Cycle/MHz)
6.5ns/8.8ns/113 MHz
7.5ns/10ns/100 MHz
8.5ns/11ns/90 MHz
• Configurations
3.3V V
DD
, 3.3V or 2.5V I/O
2 Meg x 18
1 Meg x 32
1 Meg x 36
2.5V V
DD
, 2.5V I/O
2 Meg x 18
1 Meg x 32
1 Meg x 36
• Packages
100-pin, 16mm x 22.1mm TQFP
165-ball, 13mm x 15mm FBGA
• Operating Temperature Range
Commercial (0ºC
£
T
A
£
+70ºC)
Industrial (-40ºC
£
T
A
£
+85ºC)
NOTE:
TQFP
Marking
-8.8
-10
-11
MT55L2MY18F
MT55L1MY32F
MT55L1MY36F
MT55V2MV18F
MT55V1MV32F
MT55V1MV36F
T
F
1
None
IT
2
Part Number Example:
MT55L1MY36FT-11
General Description
The Micron
®
Zero Bus Turnaround
(ZBT
®
) SRAM
family employs high-speed, low-power CMOS designs
using an advanced CMOS process.
Micron’s 36Mb ZBT SRAMs integrate a 2 Meg x 18, 1
Meg x 32, or 1 Meg x 36 SRAM core with advanced syn-
chronous peripheral circuitry and a 2-bit burst
counter. These SRAMs are optimized for 100 percent
bus utilization, eliminating any turnaround cycles for
READ to WRITE, or WRITE to READ, transitions. All
synchronous inputs pass through registers controlled
1. A Part Marking Guide for the FBGA devices can be found on
Micron’s Web site—http://www.micron.com/numberguide.
2. Contact factory for availability of Industrial Temperature devices.
36Mb: 2 Meg x 18, 1 Meg x 32/36 Flow-through ZBT SRAM
MT55L2MY18F_16_B.fm - Rev. B, Pub. 1/03
1
©2003, Micron Technology Inc.
PRODUCTS
AND SPECIFICATIONS DISCUSSED HEREIN ARE FOR EVALUATION AND REFERENCE PURPOSES ONLY AND ARE SUBJECT TO CHANGE BY
MICRON WITHOUT NOTICE. PRODUCTS ARE ONLY WARRANTED BY MICRON TO MEET MICRON’S PRODUCTION DATA SHEET SPECIFICATIONS.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 252  481  161  2923  1626  54  24  38  53  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved