电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

854104AGT

产品描述Low Skew Clock Driver, 854104 Series, 4 True Output(s), 0 Inverted Output(s), PDSO16, 4.40 X 5 MM, 0.925 MM HEIGHT, MO-153, TSSOP-16
产品类别逻辑    逻辑   
文件大小745KB,共15页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 选型对比 全文预览

854104AGT在线购买

供应商 器件名称 价格 最低购买 库存  
854104AGT - - 点击查看 点击购买

854104AGT概述

Low Skew Clock Driver, 854104 Series, 4 True Output(s), 0 Inverted Output(s), PDSO16, 4.40 X 5 MM, 0.925 MM HEIGHT, MO-153, TSSOP-16

854104AGT规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TSSOP
包装说明4.40 X 5 MM, 0.925 MM HEIGHT, MO-153, TSSOP-16
针数16
Reach Compliance Codenot_compliant
ECCN代码EAR99
系列854104
输入调节DIFFERENTIAL
JESD-30 代码R-PDSO-G16
JESD-609代码e0
长度5 mm
逻辑集成电路类型LOW SKEW CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数
端子数量16
实输出次数4
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP16,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)225
电源3.3 V
Prop。Delay @ Nom-Sup1.3 ns
传播延迟(tpd)1.3 ns
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.05 ns
座面最大高度1.2 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度4.4 mm
Base Number Matches1

文档预览

下载PDF文档
Low Skew, 1-to-4,
Differential-to-LVDS Fanout Buffer
General Description
The ICS854104 is a low skew, high performance
1-to-4 Differential-to-LVDS Clock Fanout Buffer and a
HiPerClockS™
member of the HiPerClockS™ family of High
Performance Clock Solutions from IDT. Utilizing Low
Voltage Differential Signaling (LVDS), the ICS854104
provides a low power, low noise, solution for distributing clock signals
over controlled impedances of 100Ω. The ICS854104 accepts a
differential input level and translates it to LVDS output levels.
ICS854104
DATA SHEET
Features
Four differential LVDS output pairs
One differential clock input pair
CLK/nCLK can accept the following differential input levels:
LVPECL, LVDS, LVHSTL, HCSL, SSTL
Each output has an individual OE control
Maximum output frequency: 700MHz
Translates differential input signals to LVDS levels
Additive phase jitter, RMS: 0.232ps (typical)
Output skew: 50ps (maximum)
Part-to-part skew: 350ps (maximum)
Propagation delay: 1.3ns (maximum)
3.3V operating supply
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
ICS
Guaranteed output and part-to-part skew characteristics make the
ICS854104 ideal for those applications demanding well defined
performance and repeatability.
Block Diagram
Q0
nQ0
Pullup
Pin Assignment
OE0
OE1
OE2
V
DD
GND
CLK
nCLK
OE3
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
Q0
nQ0
Q1
nQ1
Q2
nQ2
Q3
nQ3
OE0
Q1
nQ1
CLK
Pulldown
nCLK
Pullup/Pulldown
Pullup
OE1
Q2
nQ2
ICS854104
16-Lead TSSOP
4.4mm x 5.0mm x 0.925mm package body
G Package
Top View
Pullup
OE2
Q3
nQ3
Pullup
OE3
ICS854104AG REVISION A AUGUST 14, 2009
1
©2009 Integrated Device Technology, Inc.

854104AGT相似产品对比

854104AGT GSA30DRMN-S288
描述 Low Skew Clock Driver, 854104 Series, 4 True Output(s), 0 Inverted Output(s), PDSO16, 4.40 X 5 MM, 0.925 MM HEIGHT, MO-153, TSSOP-16 Card Edge Connector, 60 Contact(s), 2 Row(s), Right Angle, 0.125 inch Pitch, Surface Mount Terminal, Locking
是否Rohs认证 不符合 符合
Reach Compliance Code not_compliant compliant
ECCN代码 EAR99 EAR99
JESD-609代码 e0 e4
最高工作温度 70 °C 150 °C
端子节距 0.65 mm 3.175 mm

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2250  756  1652  2410  1714  49  45  2  33  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved