电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5317A-C-GMR

产品描述clock synthesizer / jitter cleaner pin-program jitter clean clk 1in/2out
产品类别半导体    其他集成电路(IC)   
文件大小2MB,共46页
制造商Silicon
标准  
下载文档 选型对比 全文预览

SI5317A-C-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5317A-C-GMR - - 点击查看 点击购买

SI5317A-C-GMR概述

clock synthesizer / jitter cleaner pin-program jitter clean clk 1in/2out

文档预览

下载PDF文档
S i531 7
P
I N
-C
O N T R O L L E D
1–711 MH
Z
J
I T T E R
C
L E A N I N G
C
L O C K
Features
Provides jitter attenuation for any clock
frequency
One clock input / two clock outputs
Input/output frequency range:
1–711 MHz
Ultra low jitter: 300 fs
(12 kHz–20 MHz) typical
Simple pin control interface
Selectable loop bandwidth for jitter
attenuation: 60 Hz–8.4 kHz
Meets OC-192 GR-253-CORE jitter
specifications
Selectable output clock signal
format: LVPECL, LVDS, CML or
CMOS
Single supply: 1.8, 2.5, or 3.3 V
Loss of lock and loss of signal
alarms
VCO freeze during LOS/LOL
On-chip voltage regulator with high
PSRR
Small size: 6 x 6 mm, 36-QFN
Wide temperature range: –40 to
+85 ºC
Ordering Information:
See page 40.
Applications
Data converter clocking
Wireless infrastructure
Networking, SONET/SDH
Switches and routers
Medical instrumentation
Test and measurement
Pin Assignments
Description
The Si5317 is a flexible 1:1 jitter cleaning clock for high-performance applications
that require jitter attenuation without clock multiplication. The Si5317 accepts a
single clock input ranging from 1 to 711 MHz and generates two low jitter clock
outputs at the same frequency. The clock frequency range and loop bandwidth are
selectable from a simple look-up table. The Si5317 is based on Silicon
Laboratories' 3rd-generation DSPLL
®
technology, which provides jitter attenuation
on any frequency in a highly integrated PLL solution that eliminates the need for
external VCXO and loop filter components. The DSPLL loop bandwidth is user
selectable, providing jitter performance optimization at the application level.
Functional Block Diagram
Rev. 1.1 4/11
Copyright © 2011 by Silicon Laboratories
Si5317

SI5317A-C-GMR相似产品对比

SI5317A-C-GMR Si5317B-C-GM
描述 clock synthesizer / jitter cleaner pin-program jitter clean clk 1in/2out standard clock oscillators pin-program. jitter cleaning clock

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 81  1965  997  1032  2173  2  40  21  44  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved