电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC138AD,112

产品描述encoders, decoders, multiplexers & Demultiplexers 3-8 line dcod/dmux
产品类别逻辑    逻辑   
文件大小130KB,共17页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 全文预览

74LVC138AD,112概述

encoders, decoders, multiplexers & Demultiplexers 3-8 line dcod/dmux

74LVC138AD,112规格参数

参数名称属性值
Brand NameNXP Semiconductor
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SOP
包装说明SOP, SOP16,.25
针数16
制造商包装代码SOT109-1
Reach Compliance Codecompliant
Is SamacsysN
系列LVC/LCX/Z
输入调节STANDARD
JESD-30 代码R-PDSO-G16
JESD-609代码e4
长度9.9 mm
负载电容(CL)50 pF
逻辑集成电路类型OTHER DECODER/DRIVER
最大I(ol)0.024 A
湿度敏感等级1
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-40 °C
输出极性INVERTED
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SOP16,.25
封装形状RECTANGULAR
封装形式SMALL OUTLINE
包装方法BULK PACK
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup7.5 ns
传播延迟(tpd)8.5 ns
认证状态Not Qualified
座面最大高度1.75 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.2 V
标称供电电压 (Vsup)2.7 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距1.27 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3.9 mm
Base Number Matches1

文档预览

下载PDF文档
74LVC138A
3-to-8 line decoder/demultiplexer; inverting
Rev. 5 — 19 October 2011
Product data sheet
1. General description
The 74LVC138A is a 3-to-8 line decoder/demultiplexer. It accepts three binary weighted
address inputs (A0, A1 and A2) and, when enabled, provides eight mutually exclusive
outputs (Y0 to Y7) that are LOW when selected.
There are three enable inputs: two active LOW (E1 and E2) and one active HIGH (E3).
Every output will be HIGH unless E1 and E2 are LOW and E3 is HIGH.
This multiple enable function allows easy parallel expansion of the device to a 1-of-32
(5 lines to 32 lines) decoder with just four 74LVC138A devices and one inverter. The
74LVC138A can be used as an eight output demultiplexer by using one of the active LOW
enable inputs as the data input and the remaining enable inputs as strobes. Unused
enable inputs must be permanently tied to their appropriate active HIGH or LOW state.
2. Features and benefits
5 V tolerant inputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Direct interface with TTL levels
Demultiplexing capability
Multiple input enable for easy expansion
Ideal for memory chip select decoding
Mutually exclusive outputs
Output drive capability 50
transmission lines at 125
C
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and from
40 C
to +125
C

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2786  1272  1899  1746  2750  4  55  54  12  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved