电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEX 8624-BB50RBC F

产品描述pci interface IC 24 lane, 6 port pci express gen 2 switch
产品类别半导体    其他集成电路(IC)   
文件大小195KB,共5页
制造商PLX Technology, Inc. (Broadcom )
标准
下载文档 选型对比 全文预览

PEX 8624-BB50RBC F概述

pci interface IC 24 lane, 6 port pci express gen 2 switch

文档预览

下载PDF文档
Version 1.0 2009
Features
PEX 8624 Vitals
o
24-lane, 6-port PCIe Gen2 switch
-
Integrated 5.0 GT/s SerDes
o
19 x 19mm
2
, 324-pin FCBGA package
o
Typical Power: 1.9 Watts
PEX 8624
PCIe Gen2, 5.0GT/s 24-lane, 6-port Switch
The
ExpressLane
TM
PEX 8624 device offers PCI Express switching
capability enabling users to add scalable high bandwidth, non-blocking
interconnection to a wide variety of applications including
workstations, storage systems, and communications platforms.
The
PEX 8624 is well suited for
fan-out, aggregation, and peer-to-peer
applications.
High Performance & Low Packet Latency
The PEX 8624 architecture supports packet
cut-thru with a maximum
latency of 160ns (x8 to x8).
This, combined with large packet memory and
non-blocking internal switch architecture, provides full line rate on all ports
for performance-hungry applications such as
servers
and
switch fabrics.
The low latency enables applications to achieve high throughput and
performance. In addition to low latency, the device supports a
max payload
size of 2048 bytes,
enabling the user to achieve even higher throughput.
Data Integrity
The PEX 8624 provides
end-to-end CRC
(ECRC) protection and
Poison bit
support to enable designs that require
end-to-end data integrity.
PLX also
supports data path parity and memory (RAM) error correction as packets
pass through the switch.
Flexible Register & Port Configuration
The PEX 8624’s 6 ports can be configured to lane widths of x1, x2, x4, or
x8. Flexible buffer allocation, along with the device's
flexible packet flow
control,
maximizes throughput for applications where more traffic flows in
the downstream, rather than upstream, direction. Any port can be designated
as the upstream port, which
x4
x8
can be changed dynamically.
The PEX 8624 also provides
several ways to configure its
registers. The device can be
PEX 8624
PEX 8624
configured through strapping
pins,
I
2
C interface,
host
software, or an optional
x4 x4 x4 x4
5 x4
serial EEPROM. This allows
x8
x8
for easy debug during the
development phase,
performance monitoring
PEX 8624
during the operation phase,
PEX 8624
and driver or software
upgrade. Figure 1 shows
some of the PEX 8624’s
x8
x8
x8 x4 x4
common port configurations.
Figure 1. Common Port Configurations
PEX 8624 Key Features
o
Standards Compliant
-
PCI Express Base Specification, r2.0
(backwards compatible w/ PCIe r1.0a/1.1)
-
PCI Power Management Spec, r1.2
-
Microsoft Vista Compliant
-
Supports Access Control Services
-
Dynamic link-width control
-
Dynamic SerDes speed control
o
High Performance
-
Non-blocking switch fabric
-
Full line rate on all ports
-
Packet Cut-Thru with 160ns max packet
latency (x8 to x8)
-
2KB Max Payload Size
-
Read Pacing (bandwidth throttling)
-
Dual-Cast
o
Flexible Configuration
-
Ports configurable as x1, x2, x4, x8
-
Registers configurable with strapping
pins, EEPROM, I
2
C, or host software
-
Lane and polarity reversal
-
Compatible with PCIe 1.0a PM
o
Dual-Host & Fail-Over Support
-
Configurable Non-Transparent port
-
Moveable upstream port
-
Crosslink port capability
o
Quality of Service (QoS)
-
Eight traffic classes per port
-
Weighted round-robin source
port arbitration
o
Reliability, Availability, Serviceability
-
3 Hot Plug Ports with native HP Signals
-
All ports hot plug capable thru I
2
C
(Hot Plug Controller on every port)
-
ECRC and Poison bit support
-
Data Path parity
-
Memory (RAM) Error Correction
-
INTA# and FATAL_ERR# signals
-
Advanced Error Reporting
-
Port Status bits and GPIO available
-
Per port error diagnostics
-
Performance Monitoring
Per port payload & header counters

PEX 8624-BB50RBC F相似产品对比

PEX 8624-BB50RBC F PEX8624-BB50BIF
描述 pci interface IC 24 lane, 6 port pci express gen 2 switch pci interface IC 24 lane, 6 port pci express gen 2 switch
GSM/ UMTS RF 网优工程师需求
您好!我是海外猎头 我现在有海外项目需要GSM/ UMTS RF 的网优工程师 10年以上经验 良好英语(能和客户沟通) 有兴趣者请回复/ 私信/ 邮箱:skwong@firstpointgroup.com 谢谢!...
SoniaFPG 无线连接
EEWORLD大学堂----硬石科技stm32电机控制
硬石科技stm32电机控制:https://training.eeworld.com.cn/course/5521本课程是硬石科技讲解的基于STM32的电机控制课程,包括直流有刷电机控制,PID闭环控制器,舵机控制,步进电机驱动与控制, ......
木犯001号 工业自动化与控制
各种常用接口电平比较
TTL电平的VIH/VIL一般是2V/0.8V,VOH/VOL一般是 2.4V/0.4V,不论是3.3V还是5V的TTL都一样的;CMOS的VIH/VIL一般是70%VCC/30%VCC,VOH/VOL一般是80% VCC/20%VCC,所以不同的电平不能互 ......
eeleader FPGA/CPLD
发现网络存在问题 网络异常-360急救箱不能修复
笔记本通过WiFi连网。突然就出现了感叹号。360诊断,不能修复。发现网络存在问题,这一项修复失败。手机可以上网,应该是电脑本身的原因。折腾半天,后来不知怎么,自己好了。这次又出现了,头 ......
ienglgge 聊聊、笑笑、闹闹
《ARM嵌入式应用程序架构设计实例精讲---基于LPC1700》2,3章试读,附光盘
本帖最后由 zhaojun_xf 于 2014-8-31 07:55 编辑 《ARM嵌入式应用程序架构设计实例精讲---基于LPC1700》本书已经出版,在各大书店,和网址上均可以购买。后面讲放出2,3两章,让大家试读,希 ......
zhaojun_xf NXP MCU
2006大事记
日期:2007-1-1  来源:今日电子 转眼间又过了一年,编辑部对2006年发生的一些业界大事进行了简单梳理,尽量按照时间顺序进行罗列。业界厂商的分分合合,新技术的飞速发展,标准的不断出台,中 ......
fighting 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1248  2673  1649  2482  280  32  52  51  39  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved