电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z36AD-333IV

产品描述ZBT SRAM, 1MX36, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165
产品类别存储    存储   
文件大小508KB,共35页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
下载文档 详细参数 全文预览

GS8322Z36AD-333IV在线购买

供应商 器件名称 价格 最低购买 库存  
GS8322Z36AD-333IV - - 点击查看 点击购买

GS8322Z36AD-333IV概述

ZBT SRAM, 1MX36, 5ns, CMOS, PBGA165, 13 X 15 MM, 1 MM PITCH, FPBGA-165

GS8322Z36AD-333IV规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码BGA
包装说明LBGA, BGA165,11X15,40
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Factory Lead Time8 weeks
最长访问时间5 ns
其他特性ALSO OPERATED WITH 2.5V SUPPLY; PIPELINE/FLOW THROUGH ARCHITECTURE
最大时钟频率 (fCLK)333 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度37748736 bit
内存集成电路类型ZBT SRAM
内存宽度36
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
电源1.8/2.5 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.04 A
最小待机电流1.7 V
最大压摆率0.295 mA
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm
Base Number Matches1

文档预览

下载PDF文档
GS8322Z18/36A(B/D)-xxxV
119 & 165 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119- and 165-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
333 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36A-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36A-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump or 165-bump BGA package.
Functional Description
The GS8322Z18/36A-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
-333
3.0
3.0
365
425
5.0
5.0
270
315
-250
3.0
4.0
290
345
5.5
5.5
245
280
-200
3.0
5.0
250
290
6.5
6.5
210
250
-150
3.8
6.7
215
240
7.5
7.5
200
230
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.03 8/2013
1/35
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
中断对SXM标志的影响
像下面的汇编:SETC SXMNOPLACC #8000h...如果在NOP指令时进入中断,中断退出前CLRC SXM,那后面LACC #8000h是不是当做正数来处理了? eeworldpostqq...
kane 微控制器 MCU
请高手解决 RS485 通信问题
请高手解决 RS485 通信问题,一台主机,两台从机,用作动作控制和数据获取。 开发平台都是 C8051F020, KEIL C,点对点通信均正常,联合调试动作几次后通信故障,不能从从设备获取数据。请有 RS4 ......
hhl0208 综合技术交流
关于淘e淘版块的纠纷,EE小管求招儿!
最近淘e淘版块(二手交易)发生了一些不愉快的事情,小管表示很受伤。犹犹豫豫,头疼了一上午,也没有想出一套让人人都满意的解决方案。所以现在只能求助大家了。 二手交易:顾名思义,手头 ......
soso 为我们提建议&公告
ALTERA UNIPHY DDR2 初始化失败
使用quartus 15 生成uniphy DDR2 IP,上板测试发现pll和dll lock信号为高,说明时钟已经锁定。 但是local_cal_fail信号也被拉高(如下图),请大牛帮助。 ...
孙凯 FPGA/CPLD
【ST主题月】开箱上电
今天收到了论坛的十周年活动------STM32L011开发板,查看快递显示12号已经到了,但始终没有拿到手,最后是在门卫那里,上面的信息也很不清楚了。晚上开箱走起239841 上电,LD1、LD2两红色LED亮 ......
suoma stm32/stm8
keil中使用扩展存储器
问一个问题:怎样在keil中使用扩展存储器,比如89c51+2764(8k*8 rom)两种情况:1.程序大于4k,比如是6k,那么我生成了hex文件(是连续的)后,怎样分开分别向芯片中烧制呢?2.程序小于4k比如 ......
xinji5042842 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2134  2781  678  81  1078  53  57  35  8  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved