电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si5323-C-GM

产品描述phase locked loops - pll pin-programmable clk mult / jitter atten
产品类别热门应用    无线/射频/通信   
文件大小386KB,共40页
制造商Silicon
标准  
下载文档 选型对比 全文预览

Si5323-C-GM在线购买

供应商 器件名称 价格 最低购买 库存  
Si5323-C-GM - - 点击查看 点击购买

Si5323-C-GM概述

phase locked loops - pll pin-programmable clk mult / jitter atten

文档预览

下载PDF文档
Si5323
P
I N
- P
ROGRAMMABLE
P
R E C I S I O N
C
LOCK
M
ULTIPLIER
/J
I T T E R
A
TTENUA TOR
Features
Pin-selectable output frequencies
ranging from 8 kHz–708 MHz
Ultra-low jitter clock outputs as low
as 250 fs rms (12 kHz–20 MHz)
270 fs rms (50 kHz–80 MHz)
Integrated loop filter with selectable
loop bandwidth (60 Hz–8.4 kHz)
Meets ITU-T G.8251 and Telcordia
OC-192 GR-253-CORE jitter
specifications
Hitless input clock switching with
phase build-out and digital hold
Dual clock outputs with selectable
signal format (LVPECL, LVDS, CML,
CMOS)
Support for ITU G.709 FEC ratios
(255/238, 255/237, 255/236)
LOL, LOS alarm outputs
Pin-controlled output phase adjust
Single supply 1.8 ±5%, 2.5 or 3.3 V
±10% operation with high PSRR
On-chip voltage regulator
Small size: 6 x 6 mm 36-lead QFN
Ordering Information:
See page 33.
Applications
SONET/SDH OC-48/STM-16 and
OC-192/STM-64 line cards
GbE/10GbE, 1/2/4/8/10GFC line cards
Pin Assignments
ITU G.709 line cards
Optical modules
Test and measurement
Synchronous Ethernet
RST 1
FRQTBL
2
CKOUT1–
CKOUT2+
CKOUT2–
36 35 34 33 32 31 30 29 28
27 FRQSEL3
26 FRQSEL2
25 FRQSEL1
Description
The Si5323 is a jitter-attenuating precision clock multiplier for high-speed
communication systems, including SONET OC-48/OC-192, Ethernet, and Fibre
Channel. The Si5323 accepts dual clock inputs ranging from 8 kHz to 707 MHz
and generates two equal frequency-multiplied clock outputs ranging from 8 kHz to
1050 MHz. The input clock frequency and clock multiplication ratio are selectable
from a table of popular SONET, Ethernet, and Fibre Channel rates. The Si5323 is
based on Silicon Laboratories' 3rd-generation DSPLL
®
technology, which
provides any-frequency synthesis and jitter attenuation in a highly integrated PLL
solution that eliminates the need for external VCXO and loop filter components.
The DSPLL loop bandwidth is digitally programmable, providing jitter performance
optimization at the application level. Operating from a single 1.8, 2.5, or 3.3 V
supply, the Si5323 is ideal for providing clock multiplication and jitter attenuation in
high performance timing applications.
C1B 3
C2B 4
VDD 5
XA 6
XB
7
NC
GND
CKOUT1+
24 FRQSEL0
23 BWSEL1
22 BWSEL0
21 CS_CA
20 INC
19 DEC
LOL
SFOUT0
GND
Pad
GND 8
AUTOSEL 9
10 11 12 13 14 15 16 17 18
CKIN2+
DBL2_BY
CKIN1+
CKIN1–
VDD
RATE0
CKIN2–
RATE1
Functional Block Diagram
Xtal or Refclock
CKIN1
CKOUT1
DSPLL
CKIN2
®
Signal Format
CKOUT2
Disable/BYPASS
Loss of Signal
Loss of Lock
Signal Detect
Control
VDD (1.8, 2.5, or 3.3 V)
GND
Frequency Select
Bandwidth Select
Rate Select
Manual/Auto Switch
/
Clock Select
Skew Control
Rev. 1.0 1/11
Copyright © 2011 by Silicon Laboratories
SFOUT1
VDD
Si5323

Si5323-C-GM相似产品对比

Si5323-C-GM SI5323-C-GMR
描述 phase locked loops - pll pin-programmable clk mult / jitter atten clock synthesizer / jitter cleaner pin-ctrl clk xplier jitter attn 2in/out
YC2440交换STM32
收了tq2440,这块yc2440的板子就用不到了,这块板子收来就上电看了一下, 除POWER灯外D1-D4全亮,片刻后D3熄灭,D4常亮,D1和D2按一定的规律闪烁.此时按K1后D1-D4全灭,再按一下恢复原来来的状态此 ......
jckimi 淘e淘
送分100分:关于串口的问题
问题如下: 1、串口资源(COM)到底是什么,为什么硬件接口中的串口1可以设置随意设置端口号。 2、为什么安装了一个USB接口的设置,它却要占用一个COM. 3、如何查看被占用的COM资源是被 ......
jebelwoo 嵌入式系统
聊聊你的赚钱计划?你是怎么理财的?
457536 看了bigbat的帖子聊聊:小资本金投资很有感触,平时也经常听到这样的故事。尤其是刚毕业那几年,三五好友聚会聊的最多的也是有什么好项目,怎么赚钱,如何赚钱的话题…&hel ......
eric_wang 聊聊、笑笑、闹闹
PWM问题,急盼请教!!!真的急疯了!
下面这段程序想实现:周期为1分钟,一分钟内出现一秒的高电平,也就是在输出加个发光二极管,一分钟闪一下,怎么都搞不定,真诚的希望各位高手帮忙。 #include <msp430x12x2.h> ;------- ......
kongxianglong 微控制器 MCU
从何学起DSP
我是搞软件做vc的,现在由于工作需要学习DSP,以前硬件没搞过,该如何学起?请大虾指点一二!...
atcctv 嵌入式系统
带宽、复杂性及性能方面的挑战推动汽车业向新型网络架构发展
管理学大师迈克尔·波特阐述企业的三大竞争战略是总成本领先战略、独树一帜战略和目标聚集战略。我们看到,在热力四射的中国汽车电子市场,半导体厂商也在强力推行这些战略,他们不断追 ......
bwandmff 汽车电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 558  899  1218  2715  599  41  8  5  49  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved