电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GFTHA22.579

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小85KB,共7页
制造商Diodes Incorporated
下载文档 详细参数 全文预览

PT7V4050GFTHA22.579概述

PLL/Frequency Synthesis Circuit,

PT7V4050GFTHA22.579规格参数

参数名称属性值
JESD-30 代码R-PDSO-N16
长度20.32 mm
座面最大高度4.15 mm
宽度10.16 mm
功能数量1
最大供电电流 (Isup)60 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
封装主体材料PLASTIC/EPOXY
封装代码SON
封装等效代码SLCC16,.4,100
封装形式SMALL OUTLINE
端子形式NO LEAD
端子节距2.54 mm
端子位置DUAL
端子数量16
封装形状RECTANGULAR
最高工作温度85 °C
最低工作温度-40 °C
ECCN代码EAR99
Is SamacsysN
YTEOL0
Objectid4000512691
包装说明,
Reach Compliance CodeCompliant
模拟集成电路 - 其他类型PLL FREQUENCY SYNTHESIZER
标称供电电压 (Vsup)5 V
表面贴装YES

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
• PLL with quartz stabilized VCXO
• Loss of signals alarm
• Return to nominal clock upon LOS
• Input data rates from 8 kb/s to 65 Mb/s
• Tri-state output
• User defined PLL loop response
• NRZ data compatible
3.3V and
5.0V power supply
General Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported:
12.000~65.536 MHz
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
OPN
CLK2
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recovery module
T
B
C
G
A
51.840 / 25.920
CLK2 Frequency
CLK1 Frequency
Power Supply
A: 5.0V
B: 3.3V
C:
±
20ppm
F:
±
2ppm
G:
±
50ppm
H:
±
100ppm
Frequencies using at CLK1 (MHz)
12.000
16.128
18.432
22.579
28.000
34.368
44.736
51.840
54.000
12.288
13.384
18.936
24.586
30.720
38.880
47.457
65.536
60.000
12.624
16.777
20.000
24.704
32.000
40.000
49.152
19.440
61.440
13.00
16.896
20.480
25.000
32.768
41.2416
49.408
35.328
62.208
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
62.500
Package Leads
T: Thru-Hole
G: Surface Mount
M: Metal Can
CLK2
A: Divide by 2
B: Divide by 4
C: Divide by 8
D: Divide by 16
Divider
E: Divide by 32
F: Divide by 64
G: Divide by 128
H: Divide by 256
K: Disable
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
PT0125(07/04)
1
Ver:1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 184  2612  670  1377  2313  4  53  14  28  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved