电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88018AGT-200IT

产品描述Cache SRAM, 512KX18, 6.5ns, CMOS, PQFP100, TQFP-100
产品类别存储    存储   
文件大小620KB,共24页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS88018AGT-200IT概述

Cache SRAM, 512KX18, 6.5ns, CMOS, PQFP100, TQFP-100

GS88018AGT-200IT规格参数

参数名称属性值
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间6.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层PURE MATTE TIN
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS88018/32/36AT-250/225/200/166/150/133
100-Pin TQFP
Commercial Temp
Industrial Temp
Features
• FT pin for user-configurable flow through or pipeline
operation
• Single Cycle Deselect (SCD) operation
• 2.5 V or 3.3 V +10%/–10% core power supply
• 2.5 V or 3.3 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 100-lead TQFP package
512K x 18, 256K x 32, 256K x 36
9Mb Synchronous Burst SRAMs
250 MHz–133 MHz
2.5 V or 3.3 V V
DD
2.5 V or 3.3 V I/O
interleave order with the Linear Burst Order (LBO) input. The
Burst function need not be used. New addresses can be loaded
on every cycle with no degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by
the user via the FT mode pin (Pin 14). Holding the FT mode
pin low places the RAM in Flow Through mode, causing
output data to bypass the Data Output Register. Holding FT
high places the RAM in Pipeline mode, activating the rising-
edge-triggered Data Output Register.
SCD Pipelined Reads
The GS88018/32/36AT is a SCD (Single Cycle Deselect)
pipelined synchronous SRAM. DCD (Dual Cycle Deselect)
versions are also available. SCD SRAMs pipeline deselect
commands one stage less than read commands. SCD RAMs
begin turning off their outputs immediately after the deselect
command has been captured in the input registers.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The GS88018/32/36AT operates on a 2.5 V or 3.3 V power
supply. All input are 3.3 V and 2.5 V compatible. Separate
output power (V
DDQ
) pins are used to decouple output noise
from the internal circuits and are 3.3 V and 2.5 V compatible.
Functional Description
Applications
The GS88018/32/36AT is a 9,437,184-bit (8,388,608-bit for
x32 version) high performance synchronous SRAM with a
2-bit burst address counter. Although of a type originally
developed for Level 2 Cache applications supporting high
performance CPUs, the device now finds application in
synchronous SRAM applications, ranging from DSP main
store to networking chip set support.
Controls
Addresses, data I/Os, chip enables (E1, E2, E3), address burst
control inputs (ADSP, ADSC, ADV), and write control inputs
(Bx, BW, GW) are synchronous and are controlled by a
positive-edge-triggered clock input (CK). Output enable (G)
and power down control (ZZ) are asynchronous inputs. Burst
cycles can be initiated with either ADSP or ADSC inputs. In
Burst mode, subsequent burst addresses are generated
internally and are controlled by ADV. The burst address
counter may be configured to count in either linear or
Parameter Synopsis
-250
Pipeline
3-1-1-1
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
2.5
4.0
280
330
5.5
5.5
175
200
-225
2.7
4.4
255
300
6.0
6.0
165
190
-200
3.0
5.0
230
270
6.5
6.5
160
180
-166
3.4
6.0
200
230
7.0
7.0
150
170
-150
3.8
6.7
185
215
7.5
7.5
145
165
-133
4.0
7.5
165
190
8.5
8.5
135
150
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Flow Through
2-1-1-1
Rev: 1.03 11/2004
1/24
© 2001, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
电子电路入门知识专辑——从零开始学电子电路
该文集专门为电子技术初学者所整理,资料包括电路基础知识、电子元器件识别和应用、电子电路分析与设计以及实用电路讲解。 电子技术入门 从零开始学电路基础 电路基础(原书第6 ......
arui1999 下载中心专版
VB与PLC通讯问题
VB的MSCOMM控件在接收PLC返回的字符串数据时怎样判断字符串数据接收完毕 再进行处理。根据通信协议来,每一种PLC都有通信协议的。PLC的通信协议使用PPI协议,这是西门子的私有协议。 对于这个 ......
eeleader 工业自动化与控制
【NI 定制书包】浅谈NI及labview
本帖最后由 supermiao123 于 2016-11-18 11:00 编辑 这个题目都明白什么意思吧。:lol 其实我熟悉了解NI,是从我大二的时候,参加飞思卡尔智能车(现在应该叫恩智浦智能车,之后应该 ......
supermiao123 测试/测量
电子秤所用的重传感器
老鸟们好,我是新手,今天闲着无聊,把坏的一个微型电子秤拆了,已我的理解,这个是重传感器,不知道对否啊各位鸟们。 电子秤已坏多时,任何压力显示屏都无动于衷,于是拆了,摸了一下午搞不懂 ......
cxwnal 传感器
超低待机功耗DC-DC控制器芯片
推荐一款2A 同步直流对直流降压转换器,提供领先同类产品的 EMI 效能,涵盖各种输入及输出电压。这类装置非常适合多项产品应用,其中包括家电用品、工业电子装置、电信设备、电动工具、办公室 ......
Jacktang 模拟与混合信号
VC33 IDT71321 单片机
各位大侠好! 我用VC33做的数据采集板,它的处理流程是,DSP将采集到的数据滤波处理后,通过双口RAM IDT71321与单片机进行数据读写,我在单片机与双口RAM间加了LVC4245电平转换芯片,所出的问 ......
yifenghao DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 654  1845  2721  1470  1900  42  32  5  55  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved