电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3652L15PQFG

产品描述Bi-Directional FIFO, 2KX36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132
产品类别存储    存储   
文件大小227KB,共29页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V3652L15PQFG概述

Bi-Directional FIFO, 2KX36, 10ns, Synchronous, CMOS, PQFP132, GREEN, PLASTIC, QFP-132

72V3652L15PQFG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明GREEN, PLASTIC, QFP-132
针数132
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
其他特性MAIL BOX BYPASS REGISTER
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G132
JESD-609代码e3
长度24.13 mm
内存密度73728 bit
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度36
功能数量1
端子数量132
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2KX36
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码SPQFP132,1.1SQ
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度4.57 mm
最大待机电流0.001 A
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.635 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度24.13 mm
Base Number Matches1

文档预览

下载PDF文档
3.3 VOLT CMOS SyncBiFIFO
TM
2,048 x 36 x 2
4,096 x 36 x 2
8,192 x 36 x 2
IDT72V3652
IDT72V3662
IDT72V3672
FEATURES
Memory storage capacity:
IDT72V3652 – 2,048 x 36 x 2
IDT72V3662 – 4,096 x 36 x 2
IDT72V3672 – 8,192 x 36 x 2
Supports clock frequencies up to 100MHz
Fast access times of 6.5ns
Free-running CLKA and CLKB may be asynchronous or coincident
(simultaneous reading and writing of data on a single clock edge
is permitted)
Two independent clocked FIFOs buffering data in opposite direc-
tions
Mailbox bypass register for each FIFO
Programmable Almost-Full and Almost-Empty flags
Microprocessor Interface Control Logic
FFA/IRA, EFA/ORA, AEA,
and
AFA
flags synchronized by CLKA
FFB/IRB, EFB/ORB, AEB,
and
AFB
flags synchronized by CLKB
Select IDT Standard timing (using
EFA, EFB, FFA
and
FFB
flags
functions) or First Word Fall Through timing (using ORA, ORB, IRA
and IRB flag functions)
Available in 132-pin Plastic Quad Flatpack (PQFP) or space-saving
120-pin Thin Quad Flatpack (TQFP)
Pin and functionally compatible versions of the 5V operating
IDT723652/723662/723672
Pin compatible to the lower density parts, IDT72V3622/72V3632/
72V3642
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION
The IDT72V3652/72V3662/72V3672 are pin and functionally compatible
versions of the IDT723652/723662/723672, designed to run off a 3.3V supply
for exceptionally low-power consumption. These devices are monolithic, high-
speed, low-power, CMOS Bidirectional SyncFIFO (clocked) memories which
FUNCTIONAL BLOCK DIAGRAM
MBF1
CLKA
CSA
W/RA
ENA
MBA
Mail 1
Register
Input
Register
Output
Register
Port-A
Control
Logic
RST1
FIFO1,
Mail1
Reset
Logic
36
RAM
ARRAY
2,048 x 36
4,096 x 36
8,192 x 36
36
Write
Pointer
Read
Pointer
EFB/ORB
AEB
FFA/IRA
AFA
FIFO 1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
13
Programmable Flag
Offset Registers
FIFO 2
Timing
Mode
FWFT
B
0
- B
35
EFA/ORA
AEA
Status Flag
Logic
Write
Pointer
RAM
ARRAY
2,048 x 36
4,096 x 36
8,192 x 36
Mail 2
Register
36
FFB/IRB
AFB
36
Read
Pointer
Output
Register
FIFO2,
Mail2
Reset
Logic
RST2
Input
Register
Port-B
Control
Logic
CLKB
CSB
W/RB
ENB
MBB
4660 drw01
MBF2
IDT and the IDT logo are registered trademark of Integrated Device Technology, Inc. SyncBiFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
©
2009 Integrated Device Technology, Inc.
All rights reserved.
FEBRUARY 2009
DSC-4660/5
1
Product specifications subject to change without notice.
IAR STM32 Unloaded macro file
调试STM32F723 使用官方程序 :stm32cube_fw_f7_v160\STM32Cube_FW_F7_V1.7.0\Projects\STM32F723E-Discovery\Examples\BSP 出现如下问题: 1. 烧录时候提示warning: 2. 烧录后,debug ......
568760310 ST传感器与低功耗无线技术论坛
ATmega16加密后程序运行不正常
各位好!请教一个问题。我编写的程序烧写到FLASH中运行正常,接着烧写LB进行加密后,程序运行就不正常了,不知道什么原因。有没有哪位大侠遇到过同样的问题,肯求指点。多谢!...
zyg101 Microchip MCU
12864读写
扫描次序填充次序:命令为0xa0时,自左向右命令为0xa1时,自右向左页扫描命令:命令为0xc0时,自下至上命令为0xc8时,自上至下关于ST565P芯片,命令和液晶扫描他们之间的关系,可简单总结为:1) ......
mega1 FPGA/CPLD
「ADI模拟大学堂」时钟与计时的基本原理
「ADI模拟大学堂」时钟与计时的基本原理 (每日一份资料) 从今天开始,「ADI模拟大学堂」开始每天更新一份资料,资料更新目录在后面,希望大家支持。希望能获得大家的回帖,我也不用做回复可见 ......
chen8710 ADI 工业技术
谁能帮指导做下基于MSP430无限传感器节点的设计~~
求指教,帮助~~...
SHJ604496095 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 636  1646  2280  1277  2717  13  34  46  26  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved