电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE1500-PQ208YC

产品描述FPGA
产品类别可编程逻辑器件    可编程逻辑   
文件大小8MB,共162页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE1500-PQ208YC概述

FPGA

A3PE1500-PQ208YC规格参数

参数名称属性值
厂商名称Microsemi
包装说明QFP, QFP208,1.2SQ,20
Reach Compliance Codeunknown
最大时钟频率350 MHz
JESD-30 代码S-PQFP-G208
输入次数147
逻辑单元数量38400
输出次数147
端子数量208
最高工作温度70 °C
最低工作温度
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装等效代码QFP208,1.2SQ,20
封装形状SQUARE
封装形式FLATPACK
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
Base Number Matches1

文档预览

下载PDF文档
Revision 10
ProASIC3E Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM
®
Processor Support in ProASIC3E FPGAs
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated
VersaNet
Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
PLLs
2
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE600
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
March 2012
© 2012 Microsemi Corporation
I
求助F/D转换的典型电路和原理
正在学习频率捷变自动频率控制的相关内容,其中频率--数字转换不是太清楚,请高人指点迷津啊。...
tanxiliangb ADI 工业技术
电池充放电电路
电池充放电电路 1.电池边充边放电路 2.充电时不放电、不升压电路 以上两种电路,各位坛友有没有推荐?想用经典的电路,同时要考虑成本,就像一键开关机,有很多经典的电路 ...
QWE4562009 分立器件
EEWORLD大学堂----PSoC4 BLE 蓝牙低功耗可编程片上系统简介
PSoC4 BLE 蓝牙低功耗可编程片上系统简介:https://training.eeworld.com.cn/course/1986这是一款“无所不能”的片上系统,在单一芯片上集成了惊人的一系列可编程模拟和数字资源、CapSense触摸 ......
chenyy FPGA/CPLD
关于VCO
---无线电系统会因为各种各样的原因而采用基于锁相环(PLL)技术的频率合成器。PLL的好处包括:(1)易于集成到IC中。(2)无线信道间隔中的灵活性。(3)可获得高性能。(4)频率合成器外形尺 ......
5962578774 PCB设计
dos中断和bios中断的联系和区别是什么
都是软中断吧...
Cathy 嵌入式系统
CeRapiInvoke调用总是返回"无效签名"
调用CeRapiInvoke时总是返回"无效签名" 源代码都ms支持中心的例子,可是它上面没有写用什么环境编译的. 断点提示: hr 0x80090006 无效签名。 HRESULT 手机端dll代码:(vs2008 VC++ win32智 ......
ccec 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2067  2697  2279  1726  914  32  9  13  29  56 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved