电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61VF25636B-7.5TQI

产品描述256K X 36 CACHE SRAM, 7.5ns, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LQFP-100
产品类别存储    存储   
文件大小824KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61VF25636B-7.5TQI概述

256K X 36 CACHE SRAM, 7.5ns, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LQFP-100

IS61VF25636B-7.5TQI规格参数

参数名称属性值
Objectid8141454108
包装说明LQFP,
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
YTEOL0
最长访问时间7.5 ns
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.6 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
IS61(64)LF25636B, IS61VF/VVF25636B
IS61(64)LF51218B, IS61VF/VVF51218B
256K x 36, 512K x 18
9 Mb SYNCHRONOUS
FLOW-THROUGH
STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for BGA package
• Power Supply
LF: Vdd
3.3V (+
5%), Vddq
3.3V/2.5V (+
5%)
VF: Vdd
2.5V (+
5%), Vddq
2.5V (+
5%)
VVF: Vdd
1.8V (+
5%), Vddq
1.8V (+
5%)
• JEDEC 100-Pin QFP, 119-pin BGA, and 165-pin
BGA packages
• Lead-free available
MARCH 2020
DESCRIPTION
The 9Mb product family features high-speed, low-power
synchronous static RAMs designed to provide burstable,
high-performance memory for communication and network-
ing applications. The IS61(64)LF/VF25636B
is organized
as 262,144 words by 36 bits. The IS61(64)LF/VF51218B
is organized as 524,288 words by 18 bits. Fabricated with
ISSI
's advanced CMOS technology, the device integrates
a 2-bit burst counter, high-speed SRAM core, and high-
drive capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be writ-
ten. Byte write operation is performed by using byte write
enable (BWE)
input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW)
is available for writing all bytes at one time, regardless of
the byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Inter-
leave burst is achieved when this pin is tied HIGH or left
floating.
FAST ACCESS TIME
Symbol
tkq
tkc
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2020 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. B2
03/04/2020
1
小弟求一个LM3S2965+ucos2+KEIL的工程,谢谢!
如题!...
jiadele 实时操作系统RTOS
F2407应用求助
我是个DSP的新手,我手里有个F2407的源程序,可我不知怎么在CCS中编译,它老是出错不知为什么 ...
lgy0610 DSP 与 ARM 处理器
关于WinCE5.0与VS2005????问题多多,来者有分!!!
1、从芯片供应商那拿到BSP包(及EBOOT程序),我怎样把这个BSP包移植到我的PB平台上并编译??希望能把整个过程说一 下,我用的是WINCE5.0,由于是刚接触,还不太会用。 2、对于以上平台我 ......
aluoqiang 嵌入式系统
什么是IPTV
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 ...
newlooking 消费电子
说说你对996的看法
409589 最近996突然成了热门话题。马云,刘强东,都开始向员工要求996。华为更是早就实行996了。马云说996的员工修来的福报。刘强东说不努力的人不是我的兄弟。 EEer们说说自己对996的看法 ......
高进 聊聊、笑笑、闹闹
EEWORLD大学堂----新一代计算机会自己编程
新一代计算机会自己编程:https://training.eeworld.com.cn/course/4684给我们讲讲机器学习是什么,它似乎是一个关键动力,驱动着很多让人兴奋的事,还有围绕着人工智能的那么多关注。机器学习 ......
老白菜 DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 620  1325  387  1609  803  13  27  8  33  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved