电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61LF25636B-6.5TQI

产品描述256K X 36 CACHE SRAM, 6.5ns, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LQFP-100
产品类别存储    存储   
文件大小824KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61LF25636B-6.5TQI概述

256K X 36 CACHE SRAM, 6.5ns, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, LQFP-100

IS61LF25636B-6.5TQI规格参数

参数名称属性值
Objectid8141454018
包装说明LQFP,
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
YTEOL0
最长访问时间6.5 ns
JESD-30 代码R-PQFP-G100
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm

文档预览

下载PDF文档
IS61(64)LF25636B, IS61VF/VVF25636B
IS61(64)LF51218B, IS61VF/VVF51218B
256K x 36, 512K x 18
9 Mb SYNCHRONOUS
FLOW-THROUGH
STATIC RAM
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Burst sequence control using MODE input
• Three chip enable option for simple depth expan-
sion and address pipelining
• Common data inputs and data outputs
• Auto Power-down during deselect
• Single cycle deselect
• Snooze MODE for reduced-power standby
• JTAG Boundary Scan for BGA package
• Power Supply
LF: Vdd
3.3V (+
5%), Vddq
3.3V/2.5V (+
5%)
VF: Vdd
2.5V (+
5%), Vddq
2.5V (+
5%)
VVF: Vdd
1.8V (+
5%), Vddq
1.8V (+
5%)
• JEDEC 100-Pin QFP, 119-pin BGA, and 165-pin
BGA packages
• Lead-free available
MARCH 2020
DESCRIPTION
The 9Mb product family features high-speed, low-power
synchronous static RAMs designed to provide burstable,
high-performance memory for communication and network-
ing applications. The IS61(64)LF/VF25636B
is organized
as 262,144 words by 36 bits. The IS61(64)LF/VF51218B
is organized as 524,288 words by 18 bits. Fabricated with
ISSI
's advanced CMOS technology, the device integrates
a 2-bit burst counter, high-speed SRAM core, and high-
drive capability outputs into a single monolithic circuit. All
synchronous inputs pass through registers controlled by
a positive-edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be writ-
ten. Byte write operation is performed by using byte write
enable (BWE)
input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW)
is available for writing all bytes at one time, regardless of
the byte write controls.
Bursts can be initiated with either
ADSP
(Address Status
Processor) or
ADSC
(Address Status Cache Controller)
input pins. Subsequent burst addresses can be gener-
ated internally and controlled by the
ADV
(burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Inter-
leave burst is achieved when this pin is tied HIGH or left
floating.
FAST ACCESS TIME
Symbol
tkq
tkc
Parameter
Clock Access Time
Cycle Time
Frequency
-6.5
6.5
7.5
133
-7.5
7.5
8.5
117
Units
ns
ns
MHz
Copyright © 2020 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. B2
03/04/2020
1
接着绘图
太多太多,以后就说说特殊的吧!...
gaoxiao 微控制器 MCU
德致伦zybo7010开发板出售zynq7010开发板
德致伦zybo7010开发板出售zynq7010开发板,转让价格950,提供学习阶段技术支持 950 276345276346 https://2.taobao.com/item.htm?spm=2007.1000337.18.2.IaTAIb&id=543866686662 ...
phdwong 淘e淘
AGV避障专题 | 激光雷达两种避障方案详解
2019年仓储AGV(Automated Guided Vehicle,简称AGV)企业开发的热点是从“货架到人”到“货箱到人”,2020年受全国疫情影响,又催生企业开发出医用物流AGV等新兴应用领 ......
程宇 机器人开发
新思科技 Synopsys 最新IP资源推荐——ARC处理器、汽车、HPC/DC
本期新思科技分享的IP资源包括ARC处理器、汽车、HPC/DC的最新技术方案和前沿技术解读。 ARC处理器 使用 ARC VPX DSP IP 以嵌入式方案的预算实现高性能传感器融合 ASIP Designer 的引 ......
arui1999 综合技术交流
有没有人研究过关于51单片机的实时多任务操作系统RTX-51
今天在书上看到的,感觉还是比较强大的,但是书上讲的不是很清楚,所以想问一下有没有人研究过关于51单片机的实时多任务操作系统RTX-51。...
xiaominthere 51单片机
请在之前那个帖子帮助过我的兄弟们都进来,还有点小问题~
这个问题就是,如何把分给你们,,,,,,,,,,,,,, So,顺便不违规问2个小问题! 1.PowerBuilder里面的platform.reg怎样设置才能让设备烧录完系统就是选中"通过DHCP自动获取IP"那 ......
snowking 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 721  1232  1554  852  322  15  25  32  18  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved