电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PEX8624

产品描述pcie gen2, 5.0gt/s 24-lane, 6-port switch
产品类别半导体    分立半导体   
文件大小217KB,共4页
制造商PLX Technology, Inc. (Broadcom )
标准
下载文档 全文预览

PEX8624概述

pcie gen2, 5.0gt/s 24-lane, 6-port switch

文档预览

下载PDF文档
Version 0.8 2007
Features
PEX 8624 General Features
o
24-lane, 6-port PCIe Gen2 switch
-
Integrated 5.0 GT/s SerDes
o
19 x 19mm
2
, 324-pin FCBGA package
o
Typical Power: < 4.0 Watts
PEX 8624
PCIe Gen2, 5.0GT/s 24-lane, 6-port Switch
The
ExpressLane
TM
PEX 8624 device offers PCI Express switching
capability enabling users to add scalable high bandwidth, non-blocking
interconnection to a wide variety of applications including
workstations, storage systems, and communications platforms.
The
PEX 8624 is well suited for
fan-out, aggregation, and peer-to-peer
applications.
High Performance & Low Packet Latency
The PEX 8624 architecture supports packet
cut-thru with a maximum
latency of 145ns (x8 to x8).
This, combined with large packet memory and
non-blocking internal switch architecture, provides full line rate on all ports
for performance-hungry applications such as
servers
and
switch fabrics.
The low latency enables applications to achieve high throughput and
performance. In addition to low latency, the device supports a
max payload
size of 2048 bytes,
enabling the user to achieve even higher throughput.
Data Integrity
The PEX 8624 provides
end-to-end CRC
(ECRC) protection and
Poison bit
support to enable designs that require
end-to-end data integrity.
PLX also
supports data path parity and memory (RAM) error correction as packets
pass through the switch.
Flexible Register & Port Configuration
The PEX 8624’s 6 ports can be configured to lane widths of x1, x2, x4, or
x8. Flexible buffer allocation, along with the device's
flexible packet flow
control,
maximizes throughput for applications where more traffic flows in
the downstream, rather than upstream, direction. Any port can be designated
as the upstream port, which
x4
x8
can be changed dynamically.
The PEX 8624 also provides
several ways to configure its
registers. The device can be
PEX 8624
PEX 8624
configured through strapping
pins,
I
2
C interface,
host
software, or an optional
x4 x4 x4 x4
5 x4
serial EEPROM. This allows
x8
x8
for easy debug during the
development phase,
performance monitoring
PEX 8624
during the operation phase,
PEX 8624
and driver or software
upgrade. Figure 1 shows
some of the PEX 8624’s
x8 x4 x4
x8
x8
common port configurations.
Figure 1. Common Port Configurations
PEX 8624 Key Features
o
Standards Compliant
-
PCI Express Base Specification, r2.0
(backwards compatible w/ PCIe r1.0a/1.1)
-
PCI Power Management Spec, r1.2
-
Microsoft Vista Compliant
-
Supports Access Control Services
-
Dynamic link-width control
-
Dynamic SerDes speed control
o
High Performance
-
Non-blocking switch fabric
-
Full line rate on all ports
-
Packet Cut-Thru with 145ns max packet
latency (x8 to x8)
-
2KB Max Payload Size
-
Read Pacing (bandwidth throttling)
-
Dual-Cast
o
Flexible Configuration
-
Ports configurable as x1, x2, x4, x8
-
Registers configurable with strapping
pins, EEPROM, I
2
C, or host software
-
Lane and polarity reversal
-
Compatible with PCIe 1.0a PM
o
Dual-Host & Fail-Over Support
-
Configurable Non-Transparent port
-
Moveable upstream port
-
Crosslink port capability
o
Quality of Service (QoS)
-
Eight traffic classes per port
-
Weighted round-robin source
port arbitration
o
Reliability, Availability, Serviceability
-
3 Hot Plug Ports with native HP Signals
-
All ports hot plug capable thru I
2
C
(Hot Plug Controller on every port)
-
ECRC and Poison bit support
-
Data Path parity
-
Memory (RAM) Error Correction
-
INTA# and FATAL_ERR# signals
-
Advanced Error Reporting
-
Port Status bits and GPIO available
-
Per port error diagnostics
-
Performance Monitoring
Per port payload & header counters
-
JTAG AC/DC boundary scan
Preliminary - PLX Confidential
哪位大哥懂OSP可以指点一二么?
如题,困惑中 电镀(Gold Fash)和化学镀(ENIG)的区别,还有一种药水镀(PREFLUX)的,还有沉锡沉银,还有其他工艺俺就一点都不知道了,请教懂得师傅指点迷津好么。 1,各种工艺的特点,好 ......
lopopo 聊聊、笑笑、闹闹
【平头哥RVB2601创意应用开发】五。使用NTP授时RTC时钟
本帖最后由 anni_zzg 于 2022-5-25 11:42 编辑 搞定RTC时钟后,开始想通过串口设计时间,后来知道可以使用NTP授时,心中一亮,那就开干吧。 一。 先下载安装NTP组件。 前面的测试都 ......
anni_zzg 玄铁RISC-V活动专区
《FPGA开发实战手册》
本帖最后由 daxigua 于 2015-10-26 16:50 编辑 大西瓜《FPGA开发实战手册》 大西瓜FPGA开发团队,自创8万多字图文教程,基于FPGA的基础+进阶+综合实验,助你一板一教程就将FPGA搞定! ......
daxigua FPGA/CPLD
封贴
封贴了,不传了。 本帖最后由 南盗 于 2013-12-15 14:33 编辑 ]...
南盗 FPGA/CPLD
电容放电会寻找最短的回路?
电容放电会寻找最短的回路吗?如果专门安排一个泄放电阻,给它泄放电荷,那我想问,为什么该电荷非要走泄放电阻回路呢?为什么不会向后端的负载泄放? ...
小太阳yy 模拟电子
有没有专门讲BSP的书?
急,谢谢。...
babyspider 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1875  2866  1330  1180  16  35  59  19  13  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved