电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39165V676-125MGC

产品描述CPLDs at FPGA Densities
文件大小1MB,共86页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY39165V676-125MGC概述

CPLDs at FPGA Densities

文档预览

下载PDF文档
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
• High density
— 30K to 200K usable gates
— 512 to 3072 macrocells
— 136 to 428 maximum I/O pins
— Twelve dedicated inputs including four clock pins,
four global I/O control signal pins and four JTAG
interface pins for boundary scan and reconfig-
urability
Embedded memory
— 80K to 480K bits embedded SRAM
• 16K to 96K bits of (dual-port) channel memory
High speed – 233-MHz in-system operation
AnyVolt™ interface
— 3.3V, 2.5V,1.8V, and 1.5V I/O capability
Low-power operation
— 0.18-mm six-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
— Standby current as low as 5mA
• Simple timing model
— No penalty for using full 16 product terms/macrocell
— No delay for single product term steering or sharing
• Flexible clocking
— Spread Aware™ PLL drives all four clock networks
• Allows 0.6% spread spectrum input clocks
• Several multiply, divide and phase shift options
— Four synchronous clock networks per device
— Locally generated product term clock
— Clock polarity control at each register
• Carry-chain logic for fast and efficient arithmetic opera-
tions
• Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
• Compatible with NOBL™, ZBT™, and QDR™ SRAMs
• Programmable slew rate control on each I/O pin
• User-programmable Bus Hold capability on each I/O pin
• Fully 3.3V PCI-compliant (to 66-MHz 64-bit PCI spec,
rev. 2.2)
• CompactPCI hot swap ready
• Multiple package/pinout offering across all densities
— 208 to 676 pins in PQFP, BGA, and FBGA packages
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
• In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes do not cause pinout changes
• IEEE1149.1 JTAG boundary scan
Development Software
Warp
®
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows
95/98/2000/XP™ and
Windows NT™ for $99
— Supports all Cypress programmable logic products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
16K – 48K
23K – 72K
46K – 144K
77K – 241K
92K – 288K
Cluster
memory
(Kbits)
64
96
192
320
384
Channel
memory
(Kbits)
16
24
48
80
96
Maximum
I/O Pins
174
218
302
386
428
f
MAX2
(MHz)
233
233
222
181
181
Speed-t
PD
Pin-to-Pin
(ns)
7.2
7.2
7.5
8.5
8.5
Standby I
CC
[2]
T
A
= 25°C
3.3/2.5V
5 mA
5 mA
10 mA
20 mA
20 mA
Device
39K30
39K50
39K100
39K165
39K200
Macrocells
512
768
1536
2560
3072
Notes:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs.
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. *H
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 1, 2003
求教怎样使用UART
uart看了很长时间都没有搞出来。试了试实例程序也没有成功。 有写过uart程序的朋友可不可以拿出来分享一下。感激不尽:congratulate:...
zzplus307 微控制器 MCU
求帮助,调试过程中遇到的奇怪问题
本帖最后由 pouty7447 于 2015-12-29 16:09 编辑 用CPLD对RAM进行读写数据的操作,之前示波器的探头挂在RAM的输出管脚上,读到的数据都是对的;之后拿掉探头,读到的第一个字节数据(上位机 ......
pouty7447 FPGA/CPLD
怎么选用LED的恒流电源
大家好! 用的是OSRAM的3030光源,输出功率要求是150W,输出电流是0.6A,怎么选用电源呢? 实际使用的电源功率要比要求的大多少才工作稳定?输出电压和输出电流?谢谢 349614 如果选用700 ......
wzk198005 电源技术
太阳能LED节能灯原理及荧光粉技术改善方案
太阳能LED灯节能性的产生原理   太阳能光伏发电LED照明系统组成高效节能的太阳能光伏发电LED照明系统包括太阳能电池组、DC-DC变换器、最大功率跟踪MPPTfMaximumpowerpointtracking)控制、储 ......
探路者 LED专区
LSM6DSL 单、双击检测 STMems_Standard_C_drivers库
工程使用NUCLEO-L4R5ZI测试 程序参考了STM32CubeExpansion MEMS-XT1的SingleDoubleTap void single_double_tap(uint8_t double_mode) { lsm6dsl_all_sources_t lsm6dsl_all_sources; ......
littleshrimp MEMS传感器
【二哈识图人工智能视觉传感器】测评之六: 与ARM单片机TFT展示人脸识别结果
二哈试图的串口通信协议; 583800人脸识别之串口测试 。识别成功收到数据 55 AA 11 0A 29 01 00 01 00 9B 03 00 00 00 00 E3 55 AA 11 0A 2A D9 00 71 00 30 00 40 00 01 00 FF 55 ......
mameng 国产芯片交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1705  363  881  44  2309  35  8  18  1  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved