电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39100Z484-233NTC

产品描述CPLDs at FPGA Densities
文件大小1MB,共86页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY39100Z484-233NTC概述

CPLDs at FPGA Densities

文档预览

下载PDF文档
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
• High density
— 30K to 200K usable gates
— 512 to 3072 macrocells
— 136 to 428 maximum I/O pins
— Twelve dedicated inputs including four clock pins,
four global I/O control signal pins and four JTAG
interface pins for boundary scan and reconfig-
urability
Embedded memory
— 80K to 480K bits embedded SRAM
• 16K to 96K bits of (dual-port) channel memory
High speed – 233-MHz in-system operation
AnyVolt™ interface
— 3.3V, 2.5V,1.8V, and 1.5V I/O capability
Low-power operation
— 0.18-mm six-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
— Standby current as low as 5mA
• Simple timing model
— No penalty for using full 16 product terms/macrocell
— No delay for single product term steering or sharing
• Flexible clocking
— Spread Aware™ PLL drives all four clock networks
• Allows 0.6% spread spectrum input clocks
• Several multiply, divide and phase shift options
— Four synchronous clock networks per device
— Locally generated product term clock
— Clock polarity control at each register
• Carry-chain logic for fast and efficient arithmetic opera-
tions
• Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
• Compatible with NOBL™, ZBT™, and QDR™ SRAMs
• Programmable slew rate control on each I/O pin
• User-programmable Bus Hold capability on each I/O pin
• Fully 3.3V PCI-compliant (to 66-MHz 64-bit PCI spec,
rev. 2.2)
• CompactPCI hot swap ready
• Multiple package/pinout offering across all densities
— 208 to 676 pins in PQFP, BGA, and FBGA packages
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
• In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes do not cause pinout changes
• IEEE1149.1 JTAG boundary scan
Development Software
Warp
®
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows
95/98/2000/XP™ and
Windows NT™ for $99
— Supports all Cypress programmable logic products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
16K – 48K
23K – 72K
46K – 144K
77K – 241K
92K – 288K
Cluster
memory
(Kbits)
64
96
192
320
384
Channel
memory
(Kbits)
16
24
48
80
96
Maximum
I/O Pins
174
218
302
386
428
f
MAX2
(MHz)
233
233
222
181
181
Speed-t
PD
Pin-to-Pin
(ns)
7.2
7.2
7.5
8.5
8.5
Standby I
CC
[2]
T
A
= 25°C
3.3/2.5V
5 mA
5 mA
10 mA
20 mA
20 mA
Device
39K30
39K50
39K100
39K165
39K200
Macrocells
512
768
1536
2560
3072
Notes:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs.
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. *H
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 1, 2003
【TI毫米波雷达测评】2+AWR1443 EVM板 通电及初始测试
使用AWR1443 EVM板子,最简单的是先给板载软件进行相关通电验证, 这个只要用到mmWave_Demo_Visualizer这个软件就可以了,能较为直观的检测其基础功能。 mmWave_Demo_Visualizer软件版本 ......
dingzy_2002 TI技术论坛
求MAX3232中文资料
求MAX3232中文资料...
starli521 测试/测量
扔掉变流器—第3部分:如何在多相位计量系统中使用分流传感器
由于将分流器用作电流传感器时所具有的很多优势,它们经常在计量系统中被用作电流传感器。不过,正如这一系列的上一篇文章中所谈到的那样,由于分流器缺少隔离功能,使它们在多相位测量中无法充 ......
maylove 模拟与混合信号
如何测试LED芯片,荧光胶,荧光粉方法
面对LED市场的混乱,林林总总,鱼龙混杂的辅料市场,确实让很多新生代的封装工程人员搞得很是迷惑。以下提出几种测试荧光胶,荧光粉,芯片的快速简单的方法供大家参考。 1. 如何测试芯片 ......
探路者 LED专区
走起,和小梅哥一起学习FPGA~~
:pleased:这里是小梅哥深入学习FPGA的汇总帖~~想要学习FPGA知识的小伙伴不要错过~~ 《小梅哥FPGA设计思想与验证方法视频教程》打包分享,含每节课内容知识点详细介绍 芯航线FPGA教程手册V ......
okhxyyo FPGA/CPLD
对于有源低通滤波器为什么在截止频率之前输出信号与输入信号相比就出现了相位偏移
本帖最后由 paulhyde 于 2014-9-15 09:47 编辑 对于有源低通滤波器为什么在截止频率之前输出信号与输入信号相比就出现了相位偏移 ...
yangsai9029 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1627  696  1345  2349  2291  43  40  28  26  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved