电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39050Z676-181BGC

产品描述CPLDs at FPGA Densities
文件大小1MB,共86页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY39050Z676-181BGC概述

CPLDs at FPGA Densities

文档预览

下载PDF文档
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
• High density
— 30K to 200K usable gates
— 512 to 3072 macrocells
— 136 to 428 maximum I/O pins
— Twelve dedicated inputs including four clock pins,
four global I/O control signal pins and four JTAG
interface pins for boundary scan and reconfig-
urability
Embedded memory
— 80K to 480K bits embedded SRAM
• 16K to 96K bits of (dual-port) channel memory
High speed – 233-MHz in-system operation
AnyVolt™ interface
— 3.3V, 2.5V,1.8V, and 1.5V I/O capability
Low-power operation
— 0.18-mm six-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
— Standby current as low as 5mA
• Simple timing model
— No penalty for using full 16 product terms/macrocell
— No delay for single product term steering or sharing
• Flexible clocking
— Spread Aware™ PLL drives all four clock networks
• Allows 0.6% spread spectrum input clocks
• Several multiply, divide and phase shift options
— Four synchronous clock networks per device
— Locally generated product term clock
— Clock polarity control at each register
• Carry-chain logic for fast and efficient arithmetic opera-
tions
• Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
• Compatible with NOBL™, ZBT™, and QDR™ SRAMs
• Programmable slew rate control on each I/O pin
• User-programmable Bus Hold capability on each I/O pin
• Fully 3.3V PCI-compliant (to 66-MHz 64-bit PCI spec,
rev. 2.2)
• CompactPCI hot swap ready
• Multiple package/pinout offering across all densities
— 208 to 676 pins in PQFP, BGA, and FBGA packages
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
• In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes do not cause pinout changes
• IEEE1149.1 JTAG boundary scan
Development Software
Warp
®
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows
95/98/2000/XP™ and
Windows NT™ for $99
— Supports all Cypress programmable logic products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
16K – 48K
23K – 72K
46K – 144K
77K – 241K
92K – 288K
Cluster
memory
(Kbits)
64
96
192
320
384
Channel
memory
(Kbits)
16
24
48
80
96
Maximum
I/O Pins
174
218
302
386
428
f
MAX2
(MHz)
233
233
222
181
181
Speed-t
PD
Pin-to-Pin
(ns)
7.2
7.2
7.5
8.5
8.5
Standby I
CC
[2]
T
A
= 25°C
3.3/2.5V
5 mA
5 mA
10 mA
20 mA
20 mA
Device
39K30
39K50
39K100
39K165
39K200
Macrocells
512
768
1536
2560
3072
Notes:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs.
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. *H
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 1, 2003
欢迎职场专家武老师的加盟!--与您畅谈职场生涯
各位朋友,今天我们诚挚的邀请到了电子技术领域的武晔卿武老师来坐客我们的职场专栏。希望大家能够各抒己见,同时武老师也会及时对大家职场方面的各类问题进行答疑解惑,望大家能够充分沟通,相 ......
亲善大使 工作这点儿事
RX8025 地址0~6(年月日星期时分秒)可读可写,为什么地址8,9,10(W报警),14,15(控制地址)不能写入呢???
RX8025芯片,可以对其设定时间,并且也能显示正确,现在想用到W报警功能,却无法把设定的时间写入,好像控制寄存器也无法写入正确的值,这种情况会是芯片坏了吗??(由于没有库存了只是猜测) ......
pkvpk 嵌入式系统
世芯电子与SONY半导体事业部合作先进封装解决方案
世芯电子(Alchip Technologies, Inc.)日前宣布与SONY半导体事业部(color=#0000ff]SONY Semiconductor Group)成为封装技术合作伙伴,本次结盟主要针对提升其全球客户在先进SoC/ASIC解决方案的服 ......
咖啡不加糖 PCB设计
MSO6B 新6B系列 混合信号示波器新增功能有哪些
您可以使用MSO6B 的1 GHz至10 GHz带宽对高速设计进行故障排除和验证。MSO6B领先的低噪声性能和最高50GS/s的采样率,能助您实现高精度测试。MSO66/MSO68,拥有6、8通道的型号,还能让您在测试时 ......
agitek2017 测试/测量
飞凌嵌入式推出用于S3C2440开发板的300万CMOS摄相头方案
‘飞凌嵌入式’在先期推出130万摄相头方案以后,再次通过自主创新,将于近日首家向用户展示高质量的300万CMOS CAMARA,并应用于飞凌系列开发板! http://www.witech.com.cn...
ambition 嵌入式系统
项目紧急,请教版主以及各位高手关于U盘模拟CDROM问题!
项目需要实现CDROM+HID功能,主芯片为STM32F103RC,U盘存储器使用的是TFlash卡,目前已经实现了U盘+HID功能。通过修改Scsi_data.c文件中的Standard_Inquiry_Data如下,修改完后,PC机能 ......
a3526212 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2180  1347  887  1356  2404  19  33  45  10  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved