电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39030V676-83MGC

产品描述CPLDs at FPGA Densities
文件大小1MB,共86页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY39030V676-83MGC概述

CPLDs at FPGA Densities

文档预览

下载PDF文档
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
• High density
— 30K to 200K usable gates
— 512 to 3072 macrocells
— 136 to 428 maximum I/O pins
— Twelve dedicated inputs including four clock pins,
four global I/O control signal pins and four JTAG
interface pins for boundary scan and reconfig-
urability
Embedded memory
— 80K to 480K bits embedded SRAM
• 16K to 96K bits of (dual-port) channel memory
High speed – 233-MHz in-system operation
AnyVolt™ interface
— 3.3V, 2.5V,1.8V, and 1.5V I/O capability
Low-power operation
— 0.18-mm six-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
— Standby current as low as 5mA
• Simple timing model
— No penalty for using full 16 product terms/macrocell
— No delay for single product term steering or sharing
• Flexible clocking
— Spread Aware™ PLL drives all four clock networks
• Allows 0.6% spread spectrum input clocks
• Several multiply, divide and phase shift options
— Four synchronous clock networks per device
— Locally generated product term clock
— Clock polarity control at each register
• Carry-chain logic for fast and efficient arithmetic opera-
tions
• Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
• Compatible with NOBL™, ZBT™, and QDR™ SRAMs
• Programmable slew rate control on each I/O pin
• User-programmable Bus Hold capability on each I/O pin
• Fully 3.3V PCI-compliant (to 66-MHz 64-bit PCI spec,
rev. 2.2)
• CompactPCI hot swap ready
• Multiple package/pinout offering across all densities
— 208 to 676 pins in PQFP, BGA, and FBGA packages
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
• In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes do not cause pinout changes
• IEEE1149.1 JTAG boundary scan
Development Software
Warp
®
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows
95/98/2000/XP™ and
Windows NT™ for $99
— Supports all Cypress programmable logic products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
16K – 48K
23K – 72K
46K – 144K
77K – 241K
92K – 288K
Cluster
memory
(Kbits)
64
96
192
320
384
Channel
memory
(Kbits)
16
24
48
80
96
Maximum
I/O Pins
174
218
302
386
428
f
MAX2
(MHz)
233
233
222
181
181
Speed-t
PD
Pin-to-Pin
(ns)
7.2
7.2
7.5
8.5
8.5
Standby I
CC
[2]
T
A
= 25°C
3.3/2.5V
5 mA
5 mA
10 mA
20 mA
20 mA
Device
39K30
39K50
39K100
39K165
39K200
Macrocells
512
768
1536
2560
3072
Notes:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs.
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. *H
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 1, 2003
关于2407 仿真时load程序的问题
在load程序时出现下面错误: Data verification failed at address 0x0 Please verify target memory and memory map. 请各位老师指点一下! ...
vashaoye 微控制器 MCU
ISE VHDL 从txt文件里读取数据
一个txt文件,第一行存放了一个8位二进制数,第二行存放了一个8位二进制数。 现在要求从txt文件里读出2个数,分别付给a,b。 网上有一些例子,看不明白,求高人指点。 知道用readline写 ......
timdong FPGA/CPLD
【RISC-V MCU CH32V103测评】点亮第二个LED
基于CH32V103EVT的GOIP的实验,了解CH32V103这颗芯片的外设使用的是与ARM公司的总线结构AHB总线+APB总线。我猜想外设的编程也应该非常的相似。接下来我就想怎么使用PB1把LED点亮。找来杜邦线把P ......
bigbat 国产芯片交流
替同事求购xlinx开发板子
同事来我家玩,看我玩XILINX的开发板,他也心痒痒,所以想买一个,最好是原厂的,价格便宜点,有的联系我就好了!~最好有图片,把图片上来!~ 本帖最后由 wanghongyang 于 2011-7-7 20:38 编 ......
wanghongyang 淘e淘
请问各位:PWM输出问题???
库3.0给的例子PWM_Output中,main.c中有函数voidGPIO_Configuration(void){GPIO_InitTypeDefGPIO_InitStructure;/*GPIOAConfiguration:TIM3channel1and2asalternatefunctionpush-pull*/GPI ......
cxm23 stm32/stm8
Cymbet可充电固态电池芯片——你会用它做什么?
Cymbet公司宣布其EnerChip™可充电固态电池已在中国全面上市,Cymbet EnerChip电池使用标准半导体集成电路工艺以及获得专利的构造技术而特别地制成。这些电池可以以裸片或者采用塑料 ......
eric_wang 创意市集

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1239  2196  1982  741  2418  25  45  40  15  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved