电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY39030V676-83BBI

产品描述CPLDs at FPGA Densities
文件大小1MB,共86页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY39030V676-83BBI概述

CPLDs at FPGA Densities

文档预览

下载PDF文档
Delta39K™ ISR™
CPLD Family
CPLDs at FPGA Densities™
Features
• High density
— 30K to 200K usable gates
— 512 to 3072 macrocells
— 136 to 428 maximum I/O pins
— Twelve dedicated inputs including four clock pins,
four global I/O control signal pins and four JTAG
interface pins for boundary scan and reconfig-
urability
Embedded memory
— 80K to 480K bits embedded SRAM
• 16K to 96K bits of (dual-port) channel memory
High speed – 233-MHz in-system operation
AnyVolt™ interface
— 3.3V, 2.5V,1.8V, and 1.5V I/O capability
Low-power operation
— 0.18-mm six-layer metal SRAM-based logic process
— Full-CMOS implementation of product term array
— Standby current as low as 5mA
• Simple timing model
— No penalty for using full 16 product terms/macrocell
— No delay for single product term steering or sharing
• Flexible clocking
— Spread Aware™ PLL drives all four clock networks
• Allows 0.6% spread spectrum input clocks
• Several multiply, divide and phase shift options
— Four synchronous clock networks per device
— Locally generated product term clock
— Clock polarity control at each register
• Carry-chain logic for fast and efficient arithmetic opera-
tions
• Multiple I/O standards supported
— LVCMOS (3.3/3.0/2.5/1.8V), LVTTL, 3.3V PCI, SSTL2
(I-II), SSTL3 (I-II), HSTL (I-IV), and GTL+
• Compatible with NOBL™, ZBT™, and QDR™ SRAMs
• Programmable slew rate control on each I/O pin
• User-programmable Bus Hold capability on each I/O pin
• Fully 3.3V PCI-compliant (to 66-MHz 64-bit PCI spec,
rev. 2.2)
• CompactPCI hot swap ready
• Multiple package/pinout offering across all densities
— 208 to 676 pins in PQFP, BGA, and FBGA packages
— Simplifies design migration across density
— Self-Boot™ solution in BGA and FBGA packages
• In-System Reprogrammable™ (ISR™)
— JTAG-compliant on-board programming
— Design changes do not cause pinout changes
• IEEE1149.1 JTAG boundary scan
Development Software
Warp
®
— IEEE 1076/1164 VHDL or IEEE 1364 Verilog context
sensitive editing
— Active-HDL FSM graphical finite state machine editor
— Active-HDL SIM post-synthesis timing simulator
— Architecture Explorer for detailed design analysis
— Static Timing Analyzer for critical path analysis
— Available on Windows
95/98/2000/XP™ and
Windows NT™ for $99
— Supports all Cypress programmable logic products
Delta39K™ ISR CPLD Family Members
Typical
Gates
[1]
16K – 48K
23K – 72K
46K – 144K
77K – 241K
92K – 288K
Cluster
memory
(Kbits)
64
96
192
320
384
Channel
memory
(Kbits)
16
24
48
80
96
Maximum
I/O Pins
174
218
302
386
428
f
MAX2
(MHz)
233
233
222
181
181
Speed-t
PD
Pin-to-Pin
(ns)
7.2
7.2
7.5
8.5
8.5
Standby I
CC
[2]
T
A
= 25°C
3.3/2.5V
5 mA
5 mA
10 mA
20 mA
20 mA
Device
39K30
39K50
39K100
39K165
39K200
Macrocells
512
768
1536
2560
3072
Notes:
1. Upper limit of typical gates is calculated by assuming only 10% of the channel memory is used.
2. Standby I
CC
values are with PLL not utilized, no output load and stable inputs.
Cypress Semiconductor Corporation
Document #: 38-03039 Rev. *H
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised August 1, 2003
我国首次探测到亚毫米波段天体谱线信号
新华社西宁5月16日电(记者 陈静、钱荣) 由中科院紫金山天文台研制的移动式亚毫米波望远镜(POST)日前在青海德令哈观测站的试观测中,从猎户座分子云的方向成功地接收到了亚毫米波天体谱线信号。 ......
JasonYoo 无线连接
利用msp430f5525 的USB做了个触摸板驱动
使用触摸屏来作为类似于鼠标的上下左右,两个按键作为左右击,做了个类似于我们笔记本电脑的触摸板的东西,效果不出,是标准HID协议做的。给大家分享!...
wolyond 微控制器 MCU
SMI MII RMII 的区别是什么
看了半天107的以太网模块,还是没有看懂。请问各位大大,SMI MII RMII 有什么区别啊,他们分别是干嘛用的。谢谢了。 另外,这张框图也没看懂,哪位大大能帮忙解释下。 本帖最后由 gaokushu ......
gaokushuai stm32/stm8
STM32的货期
原来用luminary的准备改成st的选stm32f101r8t6找一个代理商问了,说一千片左右要6到8周的供货期,问他们有没有其他的型号但是货期比较短的推荐一下,代理商说stm32货期都差不多,stm32的货 ......
urmysuperstar stm32/stm8
OFC2006:Avanex将推出一系列新品
本帖最后由 jameswangsynnex 于 2015-3-3 19:58 编辑 专门为下一代光网络提供智能光子解决方案供应商Avanex今天宣布将在3月5日-10举行的OFC2006上展示一系列的新产品,展位号:2640。   “我 ......
aifang 消费电子
【Modelsim常见问题】Can't launch the ModelSim-Altera software
报错信息: Error: Can'tlaunch the ModelSim-Altera software -- the path to the location of theexecutables for the ModelSim-Altera software were not specified or theexecutabl ......
小梅哥 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1037  2581  23  602  1590  32  8  14  53  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved