电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY3732VP44-154BBXC

产品描述EE PLD, 12 ns, CQCC84
产品类别半导体    可编程逻辑器件   
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY3732VP44-154BBXC概述

EE PLD, 12 ns, CQCC84

电子可编程逻辑器件, 12 ns, CQCC84

CY3732VP44-154BBXC规格参数

参数名称属性值
功能数量1
端子数量84
最大工作温度125 Cel
最小工作温度-55 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
输入输出总线数量69
加工封装描述CERAMIC, LCC-84
状态DISCONTINUED
工艺CMOS
包装形状SQUARE
包装尺寸CHIP CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料CERAMIC, METAL-SEALED COFIRED
温度等级MILITARY
组织1 DEDICATED INPUTS, 69 I/O
最大FCLK时钟频率80 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD12 ns
专用输入数量1

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
请教USB HOST开发中批量传输问题
最近用LPC2378+ISP1161做一个USB host项目,除下了几个问题,拿出来和大家讨论一下: 批量传输问题。一次读或写操作有三个阶段:命令、数据、状态。调用三次批量传输实现三个阶段。在我的程 ......
liyq007 嵌入式系统
关于x264在arm9平台上的移植
交叉编译器: arm-linux-gcc 4.0.0 x264版本 :x264-snapshot-20090408-2245 开发板: 三星2440 编码参数:./x264 -q 26 -o "hall.264" "hall_qcif.yuv" 176x144 很奇怪,今天试着把x264 ......
mhw1216 ARM技术
Ubuntu 开机花屏
本帖最后由 常见泽1 于 2015-8-15 16:31 编辑 请教下: 我刚装了虚拟机和ubuntu 设置好了之后 开启 弹出输入密码的界面 210723 输入密码 进去之后 就一直是花屏 恢复不了 210724 21 ......
常见泽1 Linux开发
请教各位大侠:关于DMA中断标志的含义
stm32中ADC转换的数据可以由DMA读取到缓存中去 如果我规则采集6路信号,设置12位缓存 我需要知道每次6路采集完的标志去处理中断 那么请问各位大侠 DMA_IT_TC1( 通道1传输完成中断标志 ......
探索者 stm32/stm8
【MSP430共享】MSP430二进制反汇编工具
有兴趣的朋友可以一起交流一下如何使用及其使用心得...。71536...
hangsky 微控制器 MCU
公司招聘LAYOUT硬件工程师。不是中介哦
公司招人哦 工作内容: 1、原理图设计 2、PCBlayout 3、样品调试 职位要求: 1、爱岗,敬业,做事认真,仔细。 2、有电子基础,精通数字、模拟电路 3、熟练使用电脑,精通PCB设计软 ......
薇薇安雪雪 工作这点儿事

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 227  1430  2838  2785  1936  6  27  34  16  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved