电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY3732VP352-125BGXC

产品描述EE PLD, 12 ns, CQCC84
产品类别半导体    可编程逻辑器件   
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY3732VP352-125BGXC概述

EE PLD, 12 ns, CQCC84

电子可编程逻辑器件, 12 ns, CQCC84

CY3732VP352-125BGXC规格参数

参数名称属性值
功能数量1
端子数量84
最大工作温度125 Cel
最小工作温度-55 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
输入输出总线数量69
加工封装描述CERAMIC, LCC-84
状态DISCONTINUED
工艺CMOS
包装形状SQUARE
包装尺寸CHIP CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料CERAMIC, METAL-SEALED COFIRED
温度等级MILITARY
组织1 DEDICATED INPUTS, 69 I/O
最大FCLK时钟频率80 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD12 ns
专用输入数量1

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
NXP-EVB-P6UL(I.mx6ul)的3G网络测试《三》
3G测试:322186 Linux 3G拨号工具: Linux 3G拨号工具,包括pppd与chat,有时甚至需要usb_modeswitch。 pppd PPP(Point to Point Protocol)协议是一种广泛使用的数据链路 ......
szypf2011 ARM技术
关于PCB板做一套扑克牌
电子类学生 刚学画板子 然后得知嘉立创5块钱就能做板子 所以想搞一套PCB板的扑克牌 对ad不是很熟悉 希望有大佬可以指导 也可以说说自己的想法与设计 如果有大佬有现成的文件 那就真的感 ......
rationalbks PCB设计
【连载】【ALIENTEK 战舰STM32开发板】STM32开发指南--第九章 串口实验
第九章 串口实验 前面两章介绍了STM32的IO口操作。这一章我们将学习STM32的串口,教大家如何使用STM32的串 ......
正点原子 stm32/stm8
【Silicon Labs BG22-EK4108A 蓝牙开发评测】一、开箱+资料搜集+开发环境搭建+点灯
收到Silicon Labs BG22-EK4108A 蓝牙开发板已有几天了,无奈最近事情有点多没来得及安排评测,趁着周末赶紧来个开箱。 本帖内容分为以下几个部分: 开箱图 资料搜集展示 开发环境 ......
zhangjt0713 Silicon Labs测评专区
本月已跑58公里,继续加油!
317469 ...
chenzhufly 聊聊、笑笑、闹闹
HIVE+binfs如何保存保存注册表,代码已修改,可是功能无法实现,请各位大虾指教
根据网上已有的相关资料,我做了一定的修改,Hive-base选项已添加,platform.reg文件作了相应的修改,以下是我的注册表代码,请各位帮我看一下有什么问题,不胜感激 ; HIVE BOOT SECTION ......
guoqingling988 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 94  2241  260  1885  2519  58  51  36  15  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved