电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61QDP2B42M36A1-400B4

产品描述QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小860KB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61QDP2B42M36A1-400B4概述

QDR SRAM, 2MX36, 0.45ns, CMOS, PBGA165, 13 X 15 MM, 1.40 MM HEIGHT, LFBGA-165

IS61QDP2B42M36A1-400B4规格参数

参数名称属性值
Objectid8067491714
包装说明LBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL6.8
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度15 mm
内存密度75497472 bit
内存集成电路类型QDR SRAM
内存宽度36
功能数量1
端子数量165
字数2097152 words
字数代码2000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织2MX36
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度13 mm

文档预览

下载PDF文档
IS61QDP2B44M18A/A1/A2
IS61QDP2B42M36A/A1/A2
4Mx18, 2Mx36
72Mb QUADP (Burst 4) SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
2Mx36 and 4Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data
valid window.
Separate independent read and write ports with
concurrent read and write operations.
Synchronous pipeline read with late write operation.
Double Data Rate (DDR) interface for read and
write input ports.
2.0 cycle read latency.
Fixed 4-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
Data Valid Pin (QVLD).
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x
user-supplied precision resistor.
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (A/A1/A2) is to define options.
IS61QDP2B42M36A : Don’t care ODT function
and pin connection
IS61QDP2B42M36A1 : Option1
IS61QDP2B42M36A2 : Option2
Refer to more detail description at page 6 for each
ODT option.
DECEMBER 2014
DESCRIPTION
The 72Mb IS61QDP2B42M36A/A1/A2 and
IS61QDP2B42M36A/A1/A2 are synchronous, high-
performance CMOS static random access memory (SRAM)
devices. These SRAMs have separate I/Os, eliminating the
need for high-speed bus turnaround. The rising edge of K
clock initiates the read/write operation, and all internal
operations are self-timed. Refer to the
Timing Reference
Diagram for Truth Table
for a description of the basic
operations of these QUADP (Burst of 4) SRAMs. Read and
write addresses are registered on alternating rising edges of
the K clock. Reads and writes are performed in double data
rate.
The following are registered internally on the rising edge of
the K clock:
Read/write address
Read enable
Write enable
Byte writes for burst addresses 1 and 3
Data-in for burst addresses 1 and 3
The following are registered on the rising edge of the K#
clock:
Byte writes for burst addresses 2 and 4
Data-in for burst addresses 2 and 4
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after
the write address. The first data-in burst is clocked one cycle
later than the write command signal, and the second burst is
timed to the following rising edge of the K# clock. Two full
clock cycles are required to complete a write operation.
During the burst read operation, the data-outs from the first
and third bursts are updated from output registers of the third
and fourth rising edges of the K clock (starting 2.0 cycles
later after read command). The data-outs from the second
and fourth bursts are updated with the third and fourth rising
edges of the K# clock where the read command receives at
the first rising edge of K. Two full clock cycles are required to
complete a read operation.
The device is operated with a single +1.8V power supply
and is compatible with HSTL I/O interfaces.
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. C
09/20/2014
1
求助!ZigBee串口接收多个数据丢包问题
ZigBee串口接收缓存(HAL_UART_DMA_RX_MAX)设置为512,但是一次性接收400个字节会出现严重丢包问题,使用的是DMA方式,有知道怎么解决的吗? ...
2685981436 无线连接
探路者:关于3014LED的图形分析
流明斯的3014说明书上附带的图,请教下如何看懂这两个图,请解析下谢谢哈 54516 包括横坐标纵坐标的解析哦; 54517 这个图更难看懂,一个发光角度的问题; 54518 这个代码65ABCDE是啥意思 ......
czf0408 LED专区
【成都】某半导体公司招聘数字验证工程师,急!
本人是从事猎头工作的,目前全国各地有大量通信类招聘职位,包含研发经理,项目经理,软件开发工程师,测试工程师,硬件工程师,FPGA,Soc,构架师,技术支持等,询问全国各地职位情况 ......
telecom_hr 求职招聘
找寻rpot
哪位大神有带rpot的库文件,麻烦发送一份,谢谢 ...
1903644155 PCB设计
3000 元定做一个嵌入式开发方案并付诸实现
项目的详细需求不方便在论坛中写出来,要求接包方有丰富的嵌入式开发经验,对电脑主板、主板上主要的元器件、RAM、ROM 以及WINDOWS操作系统非常熟悉,因为项目涉及到将操作系统与电脑硬 ......
烟头小徐 嵌入式系统
M5116输出的控制MOS管导通的信号HO和LO问题
我们公司的一款产品选用的BUCK 控制器为TI的LM5116,但是LM5116输出的控制MOS管导通的信号HO和LO,输出不是PWM波,请问是什么原因?谢谢! ...
wlwl 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1118  1077  2545  1631  2724  23  22  52  33  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved