电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37256VP44-167BBXC

产品描述EE PLD, 12 ns, CQCC84
产品类别半导体    可编程逻辑器件   
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY37256VP44-167BBXC概述

EE PLD, 12 ns, CQCC84

电子可编程逻辑器件, 12 ns, CQCC84

CY37256VP44-167BBXC规格参数

参数名称属性值
功能数量1
端子数量84
最大工作温度125 Cel
最小工作温度-55 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
输入输出总线数量69
加工封装描述CERAMIC, LCC-84
状态DISCONTINUED
工艺CMOS
包装形状SQUARE
包装尺寸CHIP CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料CERAMIC, METAL-SEALED COFIRED
温度等级MILITARY
组织1 DEDICATED INPUTS, 69 I/O
最大FCLK时钟频率80 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD12 ns
专用输入数量1

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
嵌入式系统有着良好的市场前景
问:作为嵌入式系统的学习者来说,在确认嵌入式系统的良好前景的前提下,应该怎样去做呢? 个人的看法是,嵌入式的技术有个脉络:8位mcu(51或者avr...)+can2.0B+arm7+arm9,学习的时候可以 ......
呱呱 嵌入式系统
14位的AD转换结果如何通过串口助手显示
串口助手最多只能发送8位数据,最大也就为255,如何通过串口助手显示这14位AD转换的结果呢? 另外,还有个问题那些平台可以用来做通用单片机的在线调试呢?...
jiangwei0802 单片机
我有一个想法,msp430复位电路中轻触开关能不能这样代替啊?
最近在做msp430的最小系统板,已经做成功一版了,但现在想把PCB面积进一步缩小,下面是芯片的复位电路,原来复位电路中的轻触开关,我用的是那种常见的两脚3mm*6mm*2.5mm的轻触开关,现在觉得太 ......
xiuqi 微控制器 MCU
怎样禁用梅捷主板开机LOGO
梅捷主板怎样禁用开机LOGO,主板型号梅捷 SY-N8M-RL V2.0 ,说明书中说在BIOS的高级设置中有一项,禁用即可。但我在BIOS中按说明书写的去找,未发现有那一项。难道我的主板是假的?...
sunjunjie 嵌入式系统
谁做出了D题,说说方案什么的,共享下啊...小弟大一,求大神指路!!
本帖最后由 paulhyde 于 2014-9-15 03:08 编辑 求资料,各种求... ...
shi910229 电子竞赛
一周精彩回顾:2018.6.18-6.24
hello,大家好~又到了我们一周精彩回顾时间~快来看看过去的一周都有哪些精彩的新帖产生吧~~管管表示,帖子很多,电脑卡死了~~精彩帖子推荐: 论坛新建micropython交流群,欢迎大家感兴趣的加入 ......
okhxyyo 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 201  1758  1037  798  2169  49  24  39  56  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved