电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962G9656301VXC

产品描述Decade Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16
产品类别逻辑    逻辑   
文件大小261KB,共10页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962G9656301VXC概述

Decade Counter, ACT Series, Synchronous, Positive Edge Triggered, 4-Bit, Bidirectional, CMOS, CDFP16, BOTTOM-BRAZED, CERAMIC, DFP-16

5962G9656301VXC规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码DFP
包装说明DFP,
针数16
Reach Compliance Codeunknown
ECCN代码3A001.A.1.A
计数方向BIDIRECTIONAL
系列ACT
JESD-30 代码R-CDFP-F16
JESD-609代码e4
负载/预设输入YES
逻辑集成电路类型DECADE COUNTER
工作模式SYNCHRONOUS
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DFP
封装形状RECTANGULAR
封装形式FLATPACK
传播延迟(tpd)22 ns
认证状态Not Qualified
座面最大高度2.921 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距1.27 mm
端子位置DUAL
总剂量500k Rad(Si) V
触发器类型POSITIVE EDGE
宽度6.731 mm
最小 fmax71 MHz
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT54ACS190/UT54ACTS190
Synchronous 4-Bit Up-Down BCD Counters
Datasheet
November 2010
www.aeroflex.com/logic
FEATURES
Single down/up count control line
Look-ahead circuitry enhances speed of cascaded counters
Fully synchronous in count modes
Asynchronously presettable with load control
1.2μ
CMOS
- Latchup immune
High speed
Low power consumption
Single 5 volt supply
Available QML Q or V processes
Flexible package
- 16-pin DIP
- 16-lead flatpack
UT54ACS190 - SMD 5962-96562
UT54ACTS190 - SMD 5962-96563
DESCRIPTION
The UT54ACS190 and the UT54ACTS190 are synchronous 4-
bit reversible up-down BCD decade counters. Synchronous
counting operation is provided by having all flip-flops clocked
simultaneously so that the outputs change coincident with each
other when so instructed. Synchronous operation eliminates the
output counting spikes associated with asynchronous counters.
The outputs of the four flip-flops are triggered on a low-to-high-
level transition of the clock input if the enable input (CTEN) is
low. A logic one applied to CTEN inhibits counting. The di-
rection of the count is determined by the level of the down/up
(D/U) input. When D/U is low, the counter counts up and when
D/U is high, it counts down.
The counters feature a fully independent clock circuit. Changes
at control inputs (CTEN and D/U) that will modify the operating
mode have no effect on the contents of the counter until clocking
occurs.
The counters are fully programmable. The outputs may be preset
to either logic level by placing a low on the load input and en-
tering the desired data at the data inputs. The output will change
to agree with the data inputs independently of the level of the
clock input. The asynchronous load allows counters to be used
as modulo-N dividers by simply modifying the count length with
the preset inputs.
If preset to an illegal state, the counter returns to a normal se-
quence in one or two counts.
1
PINOUTS
16-Pin DIP
Top View
B
Q
B
Q
A
CTEN
D/U
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A
CLK
RCO
MAX/MIN
LOAD
C
D
16-Lead Flatpack
Top View
B
Q
B
Q
A
CTEN
D/U
Q
C
Q
D
V
SS
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
V
DD
A
CLK
RCO
MAX/MIN
LOAD
C
D
Two outputs have been made available to perform the cascading
function: ripple clock and maximum/minimum (MAX/MIN)
count. The MAX/MIN output produces a high-level output
pulse with a duration approximately equal to one complete cycle
of the clock while the count is zero (all outputs low) counting
down or maximum (9) counting up.
The ripple clock output (RCO) produces a low-level output pulse
under those same conditions but only while the clock input is
low. The counters easily cascade by feeding the RCO to the
enable input of the succeeding counter if parallel clocking is
used, or to the clock input if parallel enabling is used. Use the
MAX/MIN count output to accomplish look-ahead for high-
speed operation.
The devices are characterized over full military temperature
range of -55°C to +125°C.
GitHub收购了npm
464442 继github后,微软收购了npm。 来自:https://github.blog/2020-03-16-npm-is-joining-github/ 我很高兴地宣布GitHub已签署收购npm的协议。npm是JavaScript世界的重要组成 ......
dcexpert DIY/开源硬件专区
PCB板ESD设计
最近在做电子产品的ESD测试,从不同的产品的测试结果发现,这个ESD是一项很重要的测试:如果电路板设计的不好,当引入静电后,会引起产品的死机甚至是元器件的损坏。以前只注意到ESD会损坏 ......
ohahaha PCB设计
preloader引导u-boot不成功,报Bad image with mismatched CRC的原因
本帖最后由 yupc123 于 2016-6-5 13:17 编辑 本人发过帖子《 preloader引导u-boot不成功,报Bad image with mismatched CRC》,问这个问题怎么解决,后来被我发现了问题的所在,是Quartus 软 ......
yupc123 FPGA/CPLD
Hercules 系列MCU 的应用与资源学习
Hercules MCU 系列针对通用安全应用。利用这些事例 大家可以对号入座的设计产品。 在概念阶段,对多重安全应用进行过分析。目标应用示例包括: 车辆刹车系统 包括轮胎防锁死系统(ABS)、带有牵 ......
anvy178 微控制器 MCU
msp430g2553硬件IIC
#include "msp430g2553.h" #include "uart.h" unsigned char RX_Data; void I2C_Init(unsigned char SA);//I2C初始化,SA为从器件地址 void I2C_ReadData(unsigned char address) ......
fish001 微控制器 MCU
基于PDA与PC数据传输同步协议可扩展的研究.pdf
47439基于PDA与PC数据传输同步协议可扩展的研究.pdf...
yuandayuan6999 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1915  1069  1950  2036  2003  12  59  29  53  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved