电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

511BCB-BAAG

产品描述osc prog 3.3V lvds 20ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

511BCB-BAAG概述

osc prog 3.3V lvds 20ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
CCS编译错误(找不到文件)
file:///C:/Documents%20and%20Settings/Administrator/Application%20Data/Tencent/Users/798770497/QQ/WinTemp/RichOle/}~PA{6X0GAF6]W8N3DLDI2L.jpg 错误如上,我这个文件是放在ccs安 ......
lilyhuang DSP 与 ARM 处理器
DSP与嵌入式
呵呵,从某种角度来说嵌入式的广度似乎可以很大很大,两个有着很大的关联,上我们嵌入式的老师就是研究dsp的!哈哈,先还是看看编程吧! 决定了,换个标题!...
gaoxiao 微控制器 MCU
stm32 ad多通道采样 DMA数据缓冲区不能放满数据
我做了一个6通道ad采样,每个采样值做了20次累加取平均,但在DMA缓存中,数据只存到前面32个左右就不存了是怎么回事啊 #define ADC1_DR_Address ((u32)0x4001244C) /* Private macro ----- ......
yebo124 stm32/stm8
如何通过代码调整RAM的对象存储区域(object store)和应用程序内存区域(program memory)的大小?
如何通过代码调整RAM的对象存储区域(object store)和应用程序内存区域(program memory)的大小? 这个是定制系统时设定的,现在不想重定制系统.同时也无法访问控制面板!...
qiuling 嵌入式系统
wce 遇到错误
我在build的时候遇到如下错误 LINK : fatal error LNK1123: failure during conversion to COFF: file invalid or corrupt Error executing link.exe. Creating browse info file... dlgn ......
min_sd 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2666  1530  2722  1178  898  26  39  44  11  18 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved