电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

511PAB-CAAG

产品描述osc prog 2.5V cmos 50ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

511PAB-CAAG概述

osc prog 2.5V cmos 50ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
请教下这电路是什么意思
46701 来自EEWORLD合作群:arm linux fpga 嵌入0(49900581) 群主:wangkj...
wzt 模拟电子
考验眼力的时候又到了~请原谅我可能眼瞎了没找出来
五一放假大家都过的怎么样?恭喜大家度过假期回归工作:congratulate:(这么说会不会被嘘?我个人还是很高兴上班的,放假实在太累了~~) 来看个图咱们进入节后到工作的过度过度~~ 题目 ......
okhxyyo 聊聊、笑笑、闹闹
Nand flash的IO口该怎么去控制呢????
按照别人uboot中的nand flash驱动,想移植一个自己的bootloader的nand flash nand flash的cle ale rb ce re we都是可以用cpu的gpio来控制的 但是其D0--D7 IO口接到cpu的MD0---MD7,这个 ......
xzl08 嵌入式系统
新人求教,如何算图中晶振电路的发射频率????
新人求教,如何算图中晶振电路的发射频率???? ...
dqhzxc 模拟电子
PCB行业融入物联网有多远 ?
近期,大唐电信、长电科技、东信和平联三家公司合联手,依托电信物联网对其业务进行爆发式增长的消息再度点燃众人对物联网的热议。 物联网,蕴含潜能的新兴市场 事实上物联网这个 ......
guangqiji PCB设计
AVR的ATmega16中寄存器TIMSK的OCIE0用来初始化赋值?
AVR的ATmega16中寄存器TIMSK的OCIE0在快速PWM时可不设置也可以实现该功能,那么,这个位还有什么用?CTC模式一定要用吗、?见笑了...
一颗心的思考 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 109  791  1928  1783  497  48  12  25  8  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved