电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510CCA-CAAG

产品描述osc prog 3.3V cmos 20ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510CCA-CAAG概述

osc prog 3.3V cmos 20ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
请高手们帮我分析一下这个电路以及调试方法(仪表放大器),谢谢
如下图所示,有几点不太明白: 1.共模驱动的共模信号来自于两个2MΩ电阻分压取得共模信号,但是这个共模信号又连到了一个VR=2.5V上(电路图左下角),这样不会对共模取样有影响吗?电路图中所 ......
cheney1227 模拟电子
MSP430无法进入I/O口中断 求解答
#include #include #include "hal_LCD.h" #define Buzzer BIT7 #define Buzzer_Port P1OUT #define Buzzer_DIR P1DIR unsigned char key_value; int main(void) ......
497759272 微控制器 MCU
使用UC3844驱动的电源,该如何修改?
220V交流输入24V4A输出的开关电源,空载和轻载时输出电压约为42V,电源本身发热厉害。电源为单端反击式,使用UC3844驱动,想改成轻载输出时也比较稳定的电源,输出功率有所下降也可以接受,输出 ......
bootloader 模拟与混合信号
CPU中寄存器的问题
寄存器的基本单元是D触发器,一个D触发器存储一位二进制数。问题来了,D触发器也就是说寄存器是怎么存储一段二进制数,存储过程是怎样的,CPU怎么从寄存器中得到这些二进制数(数据和指令)...
前门扫地 FPGA/CPLD
给大家拜年了!
祝大家新的一年里有新的进步,有新的收获;同时祝愿我们的板块越来越红火! ...
chenzhufly FPGA/CPLD
请高手分析一个分立元件的D类功放?
请高手分析一个分立元件的D类功放?在此谢谢了!...
pantinjin 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 455  148  2842  1872  1127  55  29  10  35  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved