电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510LAA-BAAG

产品描述osc prog 1.8V hcsl 50ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510LAA-BAAG概述

osc prog 1.8V hcsl 50ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
SCI波特率选择寄存器
Uint16 SCIHBAUD SCI波特率选高字节寄存器不是8位的吗?为什么参考代码里面是定义成16位的呢??? 本帖最后由 冰雨 于 2012-2-29 23:35 编辑 ]...
冰雨 DSP 与 ARM 处理器
Spartan3 FPGA 中文指南
此指南是中文版的,希望对大家有所帮助。...
jianglitao2009 FPGA/CPLD
Launchpad最后冲刺!!!
前几天把视频教程看完了,今天下午下班后把高级题目答完了,客观题70,主观题未阅卷,感觉现在我也可以做TI 430的售后实习生了。:Laugh: ...
xjq001 微控制器 MCU
STM32内部频率设置
要修改STM32的内部时钟频率是不是在void SystemCoreClockUpdate (void)中修改呢?如果是,应该怎么修改额;如果不是应该在哪个函数里修改。 ...
forever1314 stm32/stm8
C6000 DSP 工作总结
在接触DSP之前,我一直都是在做单片机的开发。在以前的单片机开发中,所有的程序都是在一个文件中,没有.c和.h文件之分,也从来就没有使用过结构体。我把我在学习C64中遇到的问题在下面列出来, ......
fish001 DSP 与 ARM 处理器
测评汇总:国民技术双核、带CAN 蓝牙N32WB452来啦
活动详情:【国民技术双核、带CAN 蓝牙N32WB452来啦】更新至 2022-08-29测评报告汇总:@yang8555u 【国民技术N32WB452测评】第四期、在RT-Thread中使用GPIO驱动数码管【国民技术N32WB452测评】 ......
EEWORLD社区 测评中心专版

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 172  2028  2737  104  1744  39  13  16  44  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved