电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

511JBB-AAAG

产品描述osc prog 1.8V lvds 25ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

511JBB-AAAG概述

osc prog 1.8V lvds 25ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
51单片机。。。。
有 哪位高 手 能 告诉我,我把 自己编的 程序烧写到 自己 的 单片机中 却 没有 反映?这 是 怎么 回事? ...
wx8028 嵌入式系统
双路超低压差稳压器
求推荐一款类似与LP3986TL-3333的双路超低压差稳压器。输入电压为3.3V,输出电压也为3.3V,输出电流150mA左右。主要是成本要低。在线等。...
luckyCY 电源技术
wxf0204是好同志,为集体着想,为别人着想
wxf0204是好同志,为集体着想,为别人着想...
mdice1986 嵌入式系统
[LPC54102] 异构双核,就算调试也要在一起(IAR+CMSIS-DAP)
freebsder发于EEWORLD社区,如需转载请保留此行声明。 原厂版本的朋友有福了,有lpcxpresso1549的朋友也可以试试。 IAR从7.1开始支持同构和异构multicore的仿真。jlink实在不好意思,它不支 ......
freebsder NXP MCU
请教这个混波电路的原理
95048 大家好: 这个电路好像是一个鑑相器,它能够将阻抗 Z 的实部(R)和虚部(Xc)分离出来变成直流电压输出。 以下是我理解的部分: 左上角的 U4C 和 U4D 放大阻抗 Z 两端的电压,输 ......
PSIR 模拟电子
请教各位,修改win ce 5.0的驱动程序(只是修改一个文件),请问如何编译才节省时间。
我是菜鸟,可以的话麻烦各位解答详细一点。...
piaofu 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 777  2049  842  2039  1857  31  3  56  37  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved