电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510KAB-CAAG

产品描述osc prog 1.8V cmos 50ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510KAB-CAAG概述

osc prog 1.8V cmos 50ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
用 FPGA 正确拿下 LVDS 的数据
本帖最后由 5525 于 2016-7-17 11:35 编辑 用 LVDS 传送数据的优点,不多说了。用 FPGA + LVDS传送 IC 的应用,这个没啥难的,不多说了。 用 FPGA 直接进行 LVDS 传送, 单说 FPGA 发送,这 ......
5525 FPGA/CPLD
S3C2440 Wince5.0 ActiveSync无法同步
使用同一个Eboot,开发板上下ce4.2的nk可以同步,说明硬件没问题 ce5.0如下配置 PB添加了以下组件 end user ActiveSync shell Network end user RAS/PPP TAPI2.0 Unimodem USB ......
lyzj3210 嵌入式系统
如何获取设备序列号sn
extern "C" __declspec(dllimport) BOOL KernelIoControl( DWORD dwIoControlCode, LPVOID lpInBuf, DWORD nInBufSize, LPVOID lpOutBuf, DWORD nOutBufSize, LPDWORD lpBytesReturne ......
flydragon83 嵌入式系统
提问+MSP430的低功耗性能如何发挥到最大?
大家都用MSP430做的什么产品,低功耗性能如何,怎样在硬件设计方面最大限度的发挥她的优势?...
lyncxy119 微控制器 MCU
咨询下STM32GOIO管脚双向传输问题!
咨询下STM32 GOIO管脚双向传输问题! 现采用管脚PD0-7数据需要双向传输,即能接收数据,也能对外发送数据,那么是不是每次都必须设置方向?? 比如接受数据时,要先设置管脚为输入.. 发 ......
Sunny4987 stm32/stm8
有了解CH341T这个芯片的大侠吗
小弟在学习画板的时候设计了一块STC5410AD的小学习板,可是后来老师要把这块板做出来,厂商做出来后测试的时候出现了一个问题,一直没解决。 通常51都用MAX232U转串下载,可 ......
王君 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1025  1731  1471  1578  2620  12  37  36  17  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved