电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510CCB-ABAG

产品描述osc prog 3.3V cmos 20ppm 3.2x5mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510CCB-ABAG概述

osc prog 3.3V cmos 20ppm 3.2x5mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
很奇怪的问题,我该怎么入手.
用4个ENC28J60组网的,上级是个路由器,一直运行很好,今天其中一个出了问题,不能PING但是能上外网,内网不能互访.路由是linux 2.6 @ Debian.交换LAN口后,有问题的ENC28J60依旧有问题,那个WAN口插笔 ......
cl17726 单片机
建议回复时,直接按CTRL+回车键 直接发表帖子,细节决定成败,不可不象乔大师一下
建议回复时,直接按CTRL+回车键 直接发表帖子,细节决定成败,不可不象乔大师一下,打磨一下小地方 ...
深圳小花 为我们提建议&公告
请教一下wince下bitblt双缓冲的效率问题
最近开发游戏的时候,试用双缓冲,但是发现240x320的缓冲图在bitblt的时候,大概刷新一次需要45-60毫秒,这个效率是没办法应用的,请问应该如何去改善 pDC->BitBlt(0,0,this->getWidth(),this->ge ......
aihys 嵌入式系统
DSP-Sitara课程第三讲边看边做笔记2
101052 如有错误请指正:hug: 1.启动时间快速启动时间Fast Boot :从板子上电到系统能运行的时间。2.计算启动时间工具a三种方法:C program,RealTerm,TeraTerm.3.启动流程a.串口调试中输出的 ......
qinkaiabc DSP 与 ARM 处理器
要疯了
编译怎么会有 #inculde file wouldn't open os+core.c这个错呢?...
diannao 嵌入式系统
这个电路在空载下可以调电压,装上负载后电压只有2v左右
这个电路在空载下可以调电压,装上负载后电压只有2v左右,请求各路大神显灵 ...
121hhhhhh PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 761  1294  2594  1384  2553  23  1  36  30  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved