电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510CBA-BBAG

产品描述osc prog 3.3V cmos 25ppm 3.2x5mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510CBA-BBAG概述

osc prog 3.3V cmos 25ppm 3.2x5mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
单端反激式开关电源设计15W設計步驟
单端反激式开关电源设计15W設計步驟...
tonytong 电源技术
直播回顾:RSL15 - 安森美更高效更智能更安全的 BLE 5.2 蓝牙芯片
直播时间:3 月 31日(周四)上午 10:00-11:30 直播主题:RSL15 - 安森美更高效更智能更安全的 BLE 5.2 蓝牙芯片 观看回放:点击观看 直播资料:点击查看 问答汇总: ......
EEWORLD社区 无线连接
RFID+蓝牙 智能手环进入2.0时代
随着教育高考改革的推进,各省份逐渐实施走班排课,新的教学方式无论是对学生,还是对学校管理和家校互动都带来新的挑战,学生有更多的监管漏洞机会,家长有更多的担心忧虑,老师和管理者的工 ......
灞波儿奔 无线连接
接收中断写与不写“while (!(IFG1 & URXIFG0));”有什么区别?
1.这两段程序有什么区别? #pragma vector = UART0RX_VECTOR __interrupt void UART0_RXISR(void) { while (!(IFG1 & URXIFG0)); IFG1 &=~URXIFG0; RxBuf=RXBUF0; } #pr ......
面纱如雾 微控制器 MCU
2000元的麦克风RODE NTG4+拆解
本帖最后由 littleshrimp 于 2021-3-18 00:26 编辑 麦克风这东西价格从几块钱,十几块钱到成千成万都有。我应该属于耳残党,有时候感觉现在手机的收音效果已经很不错了,除了指向性和高频部 ......
littleshrimp 综合技术交流
LDO的PSRR测量
LDO的PSRR测量作者:Hao Wang 深圳模拟工程师PSRR是什么PSRR(Power supply rejection ratio)又称电源抑制比,是衡量电路对于输入电源中纹波抑制大小的重要参数,表示为输出纹波和输入纹波的 ......
okhxyyo 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2682  2663  1400  466  824  30  23  4  58  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved