电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510MBA-CAAG

产品描述osc prog 3.3V cmos 25ppm 5x7mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510MBA-CAAG概述

osc prog 3.3V cmos 25ppm 5x7mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
kitty 发布 0.70 版
著名的终端软件putty的分支 kitty 发布了0.70版。这个版本中,隐藏了一个简易文本编辑器,可以通过 shfit+F2 快捷键调用。 软件下载: 官网 论坛下载: 383866 ...
dcexpert MicroPython开源版块
谁有带媒体播放器模块的WINCE模拟器的?
现在急需这种模拟器,版本越高越好。哪位大侠帮个忙,提供个网址或发个到邮箱,不胜感激!yccwt@qq.com...
iamljz 嵌入式系统
怎样用c语言进行RAM的读写操作?
比如说我要在00H到10H单元依次写入一段数据然后再读取出来,这个在汇编容易实现,但是C语言怎样实现呢?...
moneykuang 单片机
高速模数转换器动态参数的定义和测试
高速模数转换器动态参数的定义和测试 一、动态参数 高速模数转换器(adc)的参数定义和描述如表1所示。  表一、动态参数定义: 二、测试方案中的线路板布局和硬件需求 为合理测 ......
fighting 模拟电子
变压器副边击穿空气等效电路模型
各位大侠,小弟想问一个问题,如果高变比变压器高压侧接了两根金属棒,距离在1-2cm左右,上电后高压侧击穿空气放电,这个时候被击穿的空气相当于导线么?等效电路模型是什么呢?对低压侧有什 ......
_Mr.Q 电源技术
老杜的诗今年不适宜
“清明时节雨纷纷," 清明节我们这里太阳大的很啊!...
eeleader 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 722  2677  1399  45  1583  48  52  21  18  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved