电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510MCA-CBAG

产品描述osc prog 3.3V cmos 20ppm 3.2x5mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510MCA-CBAG概述

osc prog 3.3V cmos 20ppm 3.2x5mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
ARM编译 type disagreement 问题??在线等!!!!
在.c文件中: char* strncpy( char * dest, const char * source, int count ) { char *p = dest; while (count && (*p++ = *source++)) count--; while(count--) *p++ = ......
探索者 ARM技术
谁帮我到MXIM-IC申请样品
做数控电源急需样品: MAX1300 - 8通道和4通道、±3V x VREF多量程输入、串行16位ADC(MAX1300BEUG+)MAX972 - 超低功耗、漏极开路输出、单/双电源比较器(MAX972CUA+)MAX5134 - 引脚/软件兼容的1 ......
青叶漂零 DIY/开源硬件专区
历年来电赛题目
本帖最后由 光亮自在 于 2015-7-24 08:52 编辑 历年来电赛题目 ...
光亮自在 电子竞赛
有人要打样FBGA的PCB吗?
看到坛子里有很多,FBGA相关的电路和protel, 有谁想过去打样PCB,供大家一起学习呢。 ...
happy_xu00 FPGA/CPLD
TI 推出C28x后续芯片TMS320F2837x,资源太丰富了
双核200MHz,资源太丰富了。 双核架构 两个 TMS320C28x 32 位 CPU 200MHz(5ns 周期时间) 三角法数学单元 (TMU) Viterbi / 复杂数学单元 (VCU-II) 两个可编程控制律加速器 (CLA) 高达 1MB ......
模拟IC 微控制器 MCU
求解
我是做ASP.NET的一个程序员,1年多的经验,对做B/S和C/S的项目都还行,现在公司老总要求我去做嵌入式开发,但是我对嵌入式软件开发一点都不熟悉,求前辈们指条路走(本人想学嵌入式开发),希望 ......
Irenewei 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1372  551  2303  1623  2773  36  57  45  55  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved