电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510ACB-CBAG

产品描述osc prog 3.3V lvpecl 20ppm 3.2x5
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510ACB-CBAG概述

osc prog 3.3V lvpecl 20ppm 3.2x5

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
招聘,南京
招聘,南京中兴通讯.VxWorks下编程.本科三年工作经验,研究生一年工作经验.有兴趣的直接发简历到helenhll@163.com.或者打电话至13913873095,南京的号码...
tudi 嵌入式系统
宽带VHF雷达的电磁兼容性系统设计
摘 要:对宽频带!多频点!双系统VHF雷达的系统内部的电磁兼容和与外部民用频率资源间的环境电磁兼容性问题,以及雷达系统设计过程中所采取的技术措施进行了论述,提出了有效的解决途径"文中分析了 ......
JasonYoo 测试/测量
关于J-Link的问题
今天使用的是Keil V4.6版本。上电后设置J-Link时有个升级的提示,就没有管,点击的升级。完了之后,在设置时出现如图情况: 说是J-Link是盗版,然后上网查了下,说Keil V4.5版本以上都有查盗版 ......
烟波钓徒 stm32/stm8
PCB高速设计指南
看看对大家有帮助没...
kechenwei PCB设计
fpga问题求助
:)本人新手,FPGA新手,手头有一个项目,是一个做一个显示高度的系统,但是高度传感器出来的是频率信号,如下图所示291726 x轴是高度,Y轴是频率信号,只能通过频率信号来估算高度,频率信号范 ......
ccs4 FPGA/CPLD
请教MSP430F449 ADC功耗问题
我用MSP430F449 采集1路NTC,另外采集CPU供电电压,采用序列通道多次转换模式,AD中断采样,AD部分的功耗大概要0.5mA,有什么办法能降低AD的功耗? ...
myzhlzhang 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2923  1644  2596  2656  1775  17  56  46  8  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved