电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37128VP100-83BBXC

产品描述EE PLD, 12 ns, CQCC84
产品类别半导体    可编程逻辑器件   
文件大小2MB,共64页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY37128VP100-83BBXC概述

EE PLD, 12 ns, CQCC84

电子可编程逻辑器件, 12 ns, CQCC84

CY37128VP100-83BBXC规格参数

参数名称属性值
功能数量1
端子数量84
最大工作温度125 Cel
最小工作温度-55 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
输入输出总线数量69
加工封装描述CERAMIC, LCC-84
状态DISCONTINUED
工艺CMOS
包装形状SQUARE
包装尺寸CHIP CARRIER
表面贴装Yes
端子形式J BEND
端子间距1.27 mm
端子涂层TIN LEAD
端子位置QUAD
包装材料CERAMIC, METAL-SEALED COFIRED
温度等级MILITARY
组织1 DEDICATED INPUTS, 69 I/O
最大FCLK时钟频率80 MHz
输出功能MACROCELL
可编程逻辑类型EE PLD
传播延迟TPD12 ns
专用输入数量1

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised March 7, 2004
求比较好的wince串口调试助手
以前用sunrain_hjb 前辈的wince串口调试助手,但是最近发现这个程序一旦打开就会造成系统运行很慢,刚开始我以为是我的串口驱动问题,但是我找一个比较简单的来用,发现我那个基本不会导致系统 ......
zizimolan 嵌入式系统
细观瑞萨DIY大赛用板,布局是不是有点小片大作了?
2015年瑞萨电子设计大赛创意征集正在征集,点击(>>我要参与),现在还是可以申请的{:1_123:}。 瑞萨大赛使用的板子早几天前就到论坛了,不断收到网友对板子的细节问题,现在来个全方位展示 ......
nmg 瑞萨MCU/MPU
招聘:德资企业招聘模拟电子工程师
亲爱的盆友们, 一家德资的知名电子公司招聘模拟电子工程师,公司中国区总部在深圳,中山、广州等地均有工厂。招聘量较大,2年至8、9、10年经验都ok的~ JD如下,请将简历发至wmm0415@126.c ......
Pennyy 求职招聘
[招聘]西安一知名公司招聘fpga设计/验证工程师、嵌入式软件工程师等
西安一个业界知名公司的研发中心正在招聘,主要面向fpga设计/验证工程师、嵌入式软件工程师。待遇绝对有竞争力,如有意向速发邮件至:nwumengfei@163.com...
dx2004025 嵌入式系统
Wince 使用Directshow
环境:EVC4+SP4 PB5.0 问题:使用Directshow,包含头文件 , 这些头文件使用到了库文件strmiids.lib、dmoguids.lib,提示错误是canno open file srmiids.lib、dmoguids.lib, ......
yunalps 嵌入式系统
看完笑色我了:"你打台湾,我就出兵"后续
一、起因:   冈比亚总统警告中国,你攻台我就出兵!   日前,在美国访问的冈比亚总统叶海亚-贾梅与布什会谈中表示,一旦台海局势发生变化,冈比亚将出兵中国攻击中国沿海经济区,以 ......
simonprince 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2241  1288  2563  2334  2783  43  6  23  16  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved