电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT1021RA-25TE13

产品描述Power Supply Management Circuit, Fixed, 1 Channel, CMOS, PDSO8, MSOP-8
产品类别电源/电源管理    电源电路   
文件大小107KB,共17页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT1021RA-25TE13概述

Power Supply Management Circuit, Fixed, 1 Channel, CMOS, PDSO8, MSOP-8

CAT1021RA-25TE13规格参数

参数名称属性值
是否Rohs认证不符合
零件包装代码MSOP
包装说明TSSOP,
针数8
Reach Compliance Codeunknow
ECCN代码EAR99
可调阈值NO
模拟集成电路 - 其他类型POWER SUPPLY MANAGEMENT CIRCUIT
JESD-30 代码R-PDSO-G8
JESD-609代码e0
湿度敏感等级1
信道数量1
功能数量1
端子数量8
最高工作温度105 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.1 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度3 mm
Base Number Matches1

文档预览

下载PDF文档
Preliminary Information
CAT1021, CAT1022, CAT1023
Supervisory Circuits with I
2
C Serial 2K CMOS EEPROM, Manual Reset
and Watchdog Timer
FEATURES
s
Precision power supply voltage monitor
s
Built-in inadvertent write protection
— 5V, 3.3V and 3V systems
— Five threshold voltage options
s
Watchdog timer
s
Active high or low reset
— WP pin (CAT1021)
s
1,000,000 Program/Erase cycles
s
Manual reset input
s
100 year data retention
s
8-pin DIP, SOIC, TSSOP, TDFN (MSOP
— Valid reset guaranteed at V
CC
=1V
s
400kHz I
2
C bus
s
2.7V to 5.5V operation
s
Low power CMOS technology
s
16-Byte page write buffer
(3x4.9mm) & 3x3mm foot prints) or MSOP
packages
— TDFN max height is 0.8mm
s
Automotive, extended automotive and
industrial temperature ranges
DESCRIPTION
The CAT1021, CAT1022 and CAT1023 are complete
memory and supervisory solutions for microcontroller-
based systems. A 2kbit serial EEPROM memory and a
system power supervisor with brown-out protection are
integrated together in low power CMOS technology.
Memory interface is via a 400kHz I
2
C bus.
The CAT1021 and CAT1023 provide a precision V
CC
sense circuit and two open drain outputs: one (RESET)
drives high and the other (RESET) drives low whenever
V
CC
falls below the reset threshold voltage. The CAT1021
also has a Write Protect input (WP). Write operations
are disabled if WP is connected to a logic high.
The CAT1022 has a
RESET
output and does not have
a Write Protect input.
All supervisors have a 1.6 second watchdog timer circuit
that resets a system to a known state if software or a
hardware glitch halts or “hangs” the system. For the
CAT1021 and CAT1022, the watchdog timer monitors
the SDA signal. The CAT1023 has a separate watchdog
timer interrupt input pin, WDI.
The power supply monitor and reset circuit protect memory
and system controllers during power up/down and against
brownout conditions. Five reset threshold voltages support
5V, 3.3V and 3V systems. If power supply voltages are out
of tolerance reset signals become active, preventing the
system microcontroller, ASIC or peripherals from operating.
Reset signals become inactive typically 200 ms after the
supply voltage exceeds the reset threshold level. With both
active high and low reset signals, interface to microcontrollers
and other ICs is simple. In addition, the
RESET
pin or a
separate input,
MR,
can be used as an input for push-button
manual reset capability.
The on-chip, 2k EEPROM memory features a 16-byte page.
In addition, hardware data protection is provided by a V
CC
sense circuit that prevents writes to memory whenever V
CC
falls below the reset threshold or until V
CC
reaches the reset
threshold during power up.
Available packages include an 8-pin DIP and surface mount
8-pin SO, 8-pin TSSOP, 8-pin TDFN and 8-pin MSOP
packages. The TDFN package thickness is 0.8mm maximum.
TDFN footprint options are 3x3mm or 3x4.9mm (MSOP pad
layout).
© 2003 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
Doc No. 3009, Rev. E
关于组织2009年全国大学生电子设计竞赛的通知
本帖最后由 paulhyde 于 2014-9-15 09:35 编辑 简介:全国大学生电子设计竞赛(2009-2012)组委会受教育部高等教育司、工业和信息化部人事教育司委托,在认真总结往届电子设计竞赛经验的基础上 ......
open82977352 电子竞赛
使用synplify如何综合带有core generator生成IP的工程?
用synplify综合一个带有ISE IP核的工程,添加属性使其为黑盒子,在synplify中查看时已经成功综合为了黑盒子,如附图所示。 然而当我用生成的edf文件放到ISE中去implementation时却报错: ......
eeleader FPGA/CPLD
请帮忙看看这段代码的错误在哪
module example1(equal); output equal; reg a,b; reg equal; initial begin a=0; b=0; #100 a=0;b=1; #100 b=1;b=1; #100 a=1;b=0; #100 $stop; end compare compare1(equal,a, ......
瓷娃娃 FPGA/CPLD
如何控制64个LED?
如题,如何控制64个LED??? 问题如下: 控制64路 PWM实现对LED亮度的控制,不知道有没有简单的低成本的方法实现? 好难得一个问题困扰着我。。。 下面我先说下自己的想法,不对 ......
574433742 编程基础
套件收到了
一大堆板加元件(51的学习板,AVR的学习板,数字温度计的板子+元件)。顺丰的速度还蛮快嘛。 昨天小志刚说开始发东西,今天下午就收到了。可惜相机没在家,不能给大家上“全家福”。 看着对 ......
huchuan987 DIY/开源硬件专区
UCGUI中文手册,打包共24个
96787 今天在这里看到一个UCGUI的中文手册,是分开的,要下这个的朋友们可能真有点惨,我这正好有这个,打个包给大家分享...
twp90 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 989  1077  1253  627  251  20  22  26  13  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved