电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P600-FGG484Y

产品描述Field Programmable Gate Array, 13824 CLBs, 600000 Gates, CMOS, PBGA484, 23 X 23 MM, 2.23 MM HEIGHT, 1 MM PITCH, GREEN, FPBGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共221页
制造商Microsemi
官网地址https://www.microsemi.com
标准
下载文档 详细参数 全文预览

A3P600-FGG484Y概述

Field Programmable Gate Array, 13824 CLBs, 600000 Gates, CMOS, PBGA484, 23 X 23 MM, 2.23 MM HEIGHT, 1 MM PITCH, GREEN, FPBGA-484

A3P600-FGG484Y规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microsemi
包装说明BGA,
Reach Compliance Codecompliant
JESD-30 代码S-PBGA-B484
JESD-609代码e1
长度23 mm
湿度敏感等级3
可配置逻辑块数量13824
等效关口数量600000
端子数量484
最高工作温度85 °C
最低工作温度
组织13824 CLBS, 600000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)250
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
座面最大高度2.44 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度23 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
【LPC54100】万利板子双核blinky
本帖最后由 guo8113 于 2015-4-12 22:16 编辑 今晚基于LPC54xxx LPCXpresso中的DualCore例子,稍加修改,在万利的板子上顺利跑通。附件为工程。 做了一年左右的TMS320DM8168异 ......
guo8113 NXP MCU
单片机时钟程序求助
unsigned char code table={0xC0,0xF9,0xA4,0xB0,0x99,0x92,0x82, 0xF8,0x80,0x90}; unsigned char second,minute; void delay1ms(unsigned int count) { uns ......
lyb8510595 单片机
BOOST电路有关电感的问题
在测试液晶背光芯片SYQ201的时候发现一个问题,能力有限解释不通,使用不通感值的电感,测试其转换效率,10uh感值的DCR和最大电流为:0.377ohm,0.54A,22uh的为0.87ohm,0.45A;其转换效率差距 ......
你好协同 电源技术
【R7F0C809】基于单片机的远程智能控制系统,周总结
好早就收到板子了,一直工作太忙,有空就看看单片机开发板的资料,当然大家的帖子也时刻关注着,只不过懂的少,还没开始,插不上话,只能做个默默的关注者了,现在开始了,请大家多多帮助啊,在 ......
凡心流尘 瑞萨MCU/MPU
430f149不知是啥问题收不到信息 求修改
#include #include "stdio.h" #include "string.h" #include "GPS.h" #include "LCD.h" #include "display.h" char rev_buf; //接收缓存 uchar rev_start = 0; ......
cuanli007 微控制器 MCU
【麦昆试用】+开箱组装
看到邮件,正好在北京出差,联系了okhxyyo,直接去EEWORLD自取,我是不是最快到手的?编辑们都很热情,还要留我吃饭😜,话说EEWORLD的位置真不错,交通便利,大学环绕,闹中取静。 ......
xscc 机器人开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 591  2644  1171  2927  2620  40  51  48  17  46 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved